xref: /openbmc/u-boot/drivers/pci/pcie_layerscape_fixup.c (revision 77c07e7ed36cae250a3562ee4bed0fa537960354)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2a7294abaSHou Zhiqiang /*
3e809e747SPriyanka Jain  * Copyright 2017 NXP
4a7294abaSHou Zhiqiang  * Copyright 2014-2015 Freescale Semiconductor, Inc.
5a7294abaSHou Zhiqiang  * Layerscape PCIe driver
6a7294abaSHou Zhiqiang  */
7a7294abaSHou Zhiqiang 
8a7294abaSHou Zhiqiang #include <common.h>
9a7294abaSHou Zhiqiang #include <pci.h>
10a7294abaSHou Zhiqiang #include <asm/arch/fsl_serdes.h>
11a7294abaSHou Zhiqiang #include <asm/io.h>
12a7294abaSHou Zhiqiang #include <errno.h>
13a7294abaSHou Zhiqiang #ifdef CONFIG_OF_BOARD_SETUP
14b08c8c48SMasahiro Yamada #include <linux/libfdt.h>
15a7294abaSHou Zhiqiang #include <fdt_support.h>
166e2941d7SSimon Glass #ifdef CONFIG_ARM
176e2941d7SSimon Glass #include <asm/arch/clock.h>
186e2941d7SSimon Glass #endif
19a7294abaSHou Zhiqiang #include "pcie_layerscape.h"
20a7294abaSHou Zhiqiang 
2147d17362SBharat Bhushan #if defined(CONFIG_FSL_LSCH3) || defined(CONFIG_FSL_LSCH2)
22a7294abaSHou Zhiqiang /*
23a7294abaSHou Zhiqiang  * Return next available LUT index.
24a7294abaSHou Zhiqiang  */
ls_pcie_next_lut_index(struct ls_pcie * pcie)25a7294abaSHou Zhiqiang static int ls_pcie_next_lut_index(struct ls_pcie *pcie)
26a7294abaSHou Zhiqiang {
27a7294abaSHou Zhiqiang 	if (pcie->next_lut_index < PCIE_LUT_ENTRY_COUNT)
28a7294abaSHou Zhiqiang 		return pcie->next_lut_index++;
29a7294abaSHou Zhiqiang 	else
30a7294abaSHou Zhiqiang 		return -ENOSPC;  /* LUT is full */
31a7294abaSHou Zhiqiang }
32a7294abaSHou Zhiqiang 
33a7294abaSHou Zhiqiang /* returns the next available streamid for pcie, -errno if failed */
ls_pcie_next_streamid(void)34a7294abaSHou Zhiqiang static int ls_pcie_next_streamid(void)
35a7294abaSHou Zhiqiang {
36a7294abaSHou Zhiqiang 	static int next_stream_id = FSL_PEX_STREAM_ID_START;
37a7294abaSHou Zhiqiang 
38a7294abaSHou Zhiqiang 	if (next_stream_id > FSL_PEX_STREAM_ID_END)
39a7294abaSHou Zhiqiang 		return -EINVAL;
40a7294abaSHou Zhiqiang 
41a7294abaSHou Zhiqiang 	return next_stream_id++;
42a7294abaSHou Zhiqiang }
43a7294abaSHou Zhiqiang 
lut_writel(struct ls_pcie * pcie,unsigned int value,unsigned int offset)4480afc63fSMinghuan Lian static void lut_writel(struct ls_pcie *pcie, unsigned int value,
4580afc63fSMinghuan Lian 		       unsigned int offset)
4680afc63fSMinghuan Lian {
4780afc63fSMinghuan Lian 	if (pcie->big_endian)
4880afc63fSMinghuan Lian 		out_be32(pcie->lut + offset, value);
4980afc63fSMinghuan Lian 	else
5080afc63fSMinghuan Lian 		out_le32(pcie->lut + offset, value);
5180afc63fSMinghuan Lian }
5280afc63fSMinghuan Lian 
5380afc63fSMinghuan Lian /*
5480afc63fSMinghuan Lian  * Program a single LUT entry
5580afc63fSMinghuan Lian  */
ls_pcie_lut_set_mapping(struct ls_pcie * pcie,int index,u32 devid,u32 streamid)5680afc63fSMinghuan Lian static void ls_pcie_lut_set_mapping(struct ls_pcie *pcie, int index, u32 devid,
5780afc63fSMinghuan Lian 				    u32 streamid)
5880afc63fSMinghuan Lian {
5980afc63fSMinghuan Lian 	/* leave mask as all zeroes, want to match all bits */
6080afc63fSMinghuan Lian 	lut_writel(pcie, devid << 16, PCIE_LUT_UDR(index));
6180afc63fSMinghuan Lian 	lut_writel(pcie, streamid | PCIE_LUT_ENABLE, PCIE_LUT_LDR(index));
6280afc63fSMinghuan Lian }
6380afc63fSMinghuan Lian 
6480afc63fSMinghuan Lian /*
6580afc63fSMinghuan Lian  * An msi-map is a property to be added to the pci controller
6680afc63fSMinghuan Lian  * node.  It is a table, where each entry consists of 4 fields
6780afc63fSMinghuan Lian  * e.g.:
6880afc63fSMinghuan Lian  *
6980afc63fSMinghuan Lian  *      msi-map = <[devid] [phandle-to-msi-ctrl] [stream-id] [count]
7080afc63fSMinghuan Lian  *                 [devid] [phandle-to-msi-ctrl] [stream-id] [count]>;
7180afc63fSMinghuan Lian  */
fdt_pcie_set_msi_map_entry(void * blob,struct ls_pcie * pcie,u32 devid,u32 streamid)7280afc63fSMinghuan Lian static void fdt_pcie_set_msi_map_entry(void *blob, struct ls_pcie *pcie,
7380afc63fSMinghuan Lian 				       u32 devid, u32 streamid)
7480afc63fSMinghuan Lian {
7580afc63fSMinghuan Lian 	u32 *prop;
7680afc63fSMinghuan Lian 	u32 phandle;
7780afc63fSMinghuan Lian 	int nodeoffset;
780aaa1a90SHou Zhiqiang 	uint svr;
790aaa1a90SHou Zhiqiang 	char *compat = NULL;
8080afc63fSMinghuan Lian 
8180afc63fSMinghuan Lian 	/* find pci controller node */
8280afc63fSMinghuan Lian 	nodeoffset = fdt_node_offset_by_compat_reg(blob, "fsl,ls-pcie",
8380afc63fSMinghuan Lian 						   pcie->dbi_res.start);
8480afc63fSMinghuan Lian 	if (nodeoffset < 0) {
8519538f30SHou Zhiqiang #ifdef CONFIG_FSL_PCIE_COMPAT /* Compatible with older version of dts node */
860aaa1a90SHou Zhiqiang 		svr = (get_svr() >> SVR_VAR_PER_SHIFT) & 0xFFFFFE;
870aaa1a90SHou Zhiqiang 		if (svr == SVR_LS2088A || svr == SVR_LS2084A ||
88e809e747SPriyanka Jain 		    svr == SVR_LS2048A || svr == SVR_LS2044A ||
89e809e747SPriyanka Jain 		    svr == SVR_LS2081A || svr == SVR_LS2041A)
900aaa1a90SHou Zhiqiang 			compat = "fsl,ls2088a-pcie";
910aaa1a90SHou Zhiqiang 		else
920aaa1a90SHou Zhiqiang 			compat = CONFIG_FSL_PCIE_COMPAT;
930aaa1a90SHou Zhiqiang 		if (compat)
9480afc63fSMinghuan Lian 			nodeoffset = fdt_node_offset_by_compat_reg(blob,
950aaa1a90SHou Zhiqiang 					compat, pcie->dbi_res.start);
960aaa1a90SHou Zhiqiang #endif
9780afc63fSMinghuan Lian 		if (nodeoffset < 0)
9880afc63fSMinghuan Lian 			return;
9980afc63fSMinghuan Lian 	}
10080afc63fSMinghuan Lian 
10180afc63fSMinghuan Lian 	/* get phandle to MSI controller */
10280afc63fSMinghuan Lian 	prop = (u32 *)fdt_getprop(blob, nodeoffset, "msi-parent", 0);
10380afc63fSMinghuan Lian 	if (prop == NULL) {
10480afc63fSMinghuan Lian 		debug("\n%s: ERROR: missing msi-parent: PCIe%d\n",
10580afc63fSMinghuan Lian 		      __func__, pcie->idx);
10680afc63fSMinghuan Lian 		return;
10780afc63fSMinghuan Lian 	}
10880afc63fSMinghuan Lian 	phandle = fdt32_to_cpu(*prop);
10980afc63fSMinghuan Lian 
11080afc63fSMinghuan Lian 	/* set one msi-map row */
11180afc63fSMinghuan Lian 	fdt_appendprop_u32(blob, nodeoffset, "msi-map", devid);
11280afc63fSMinghuan Lian 	fdt_appendprop_u32(blob, nodeoffset, "msi-map", phandle);
11380afc63fSMinghuan Lian 	fdt_appendprop_u32(blob, nodeoffset, "msi-map", streamid);
11480afc63fSMinghuan Lian 	fdt_appendprop_u32(blob, nodeoffset, "msi-map", 1);
11580afc63fSMinghuan Lian }
11680afc63fSMinghuan Lian 
11778be6222SBharat Bhushan /*
11878be6222SBharat Bhushan  * An iommu-map is a property to be added to the pci controller
11978be6222SBharat Bhushan  * node.  It is a table, where each entry consists of 4 fields
12078be6222SBharat Bhushan  * e.g.:
12178be6222SBharat Bhushan  *
12278be6222SBharat Bhushan  *      iommu-map = <[devid] [phandle-to-iommu-ctrl] [stream-id] [count]
12378be6222SBharat Bhushan  *                 [devid] [phandle-to-iommu-ctrl] [stream-id] [count]>;
12478be6222SBharat Bhushan  */
fdt_pcie_set_iommu_map_entry(void * blob,struct ls_pcie * pcie,u32 devid,u32 streamid)12578be6222SBharat Bhushan static void fdt_pcie_set_iommu_map_entry(void *blob, struct ls_pcie *pcie,
12678be6222SBharat Bhushan 				       u32 devid, u32 streamid)
12778be6222SBharat Bhushan {
12878be6222SBharat Bhushan 	u32 *prop;
12978be6222SBharat Bhushan 	u32 iommu_map[4];
13078be6222SBharat Bhushan 	int nodeoffset;
13178be6222SBharat Bhushan 	int lenp;
1324b97a824SBharat Bhushan 	uint svr;
1334b97a824SBharat Bhushan 	char *compat = NULL;
13478be6222SBharat Bhushan 
13578be6222SBharat Bhushan 	/* find pci controller node */
13678be6222SBharat Bhushan 	nodeoffset = fdt_node_offset_by_compat_reg(blob, "fsl,ls-pcie",
13778be6222SBharat Bhushan 						   pcie->dbi_res.start);
13878be6222SBharat Bhushan 	if (nodeoffset < 0) {
13978be6222SBharat Bhushan #ifdef CONFIG_FSL_PCIE_COMPAT /* Compatible with older version of dts node */
1404b97a824SBharat Bhushan 		svr = (get_svr() >> SVR_VAR_PER_SHIFT) & 0xFFFFFE;
1414b97a824SBharat Bhushan 		if (svr == SVR_LS2088A || svr == SVR_LS2084A ||
1424b97a824SBharat Bhushan 		    svr == SVR_LS2048A || svr == SVR_LS2044A ||
1434b97a824SBharat Bhushan 		    svr == SVR_LS2081A || svr == SVR_LS2041A)
1444b97a824SBharat Bhushan 			compat = "fsl,ls2088a-pcie";
1454b97a824SBharat Bhushan 		else
1464b97a824SBharat Bhushan 			compat = CONFIG_FSL_PCIE_COMPAT;
1474b97a824SBharat Bhushan 
1484b97a824SBharat Bhushan 		if (compat)
14978be6222SBharat Bhushan 			nodeoffset = fdt_node_offset_by_compat_reg(blob,
1504b97a824SBharat Bhushan 						compat, pcie->dbi_res.start);
1514b97a824SBharat Bhushan #endif
15278be6222SBharat Bhushan 		if (nodeoffset < 0)
15378be6222SBharat Bhushan 			return;
15478be6222SBharat Bhushan 	}
15578be6222SBharat Bhushan 
15678be6222SBharat Bhushan 	/* get phandle to iommu controller */
15778be6222SBharat Bhushan 	prop = fdt_getprop_w(blob, nodeoffset, "iommu-map", &lenp);
15878be6222SBharat Bhushan 	if (prop == NULL) {
15978be6222SBharat Bhushan 		debug("\n%s: ERROR: missing iommu-map: PCIe%d\n",
16078be6222SBharat Bhushan 		      __func__, pcie->idx);
16178be6222SBharat Bhushan 		return;
16278be6222SBharat Bhushan 	}
16378be6222SBharat Bhushan 
16478be6222SBharat Bhushan 	/* set iommu-map row */
16578be6222SBharat Bhushan 	iommu_map[0] = cpu_to_fdt32(devid);
16678be6222SBharat Bhushan 	iommu_map[1] = *++prop;
16778be6222SBharat Bhushan 	iommu_map[2] = cpu_to_fdt32(streamid);
16878be6222SBharat Bhushan 	iommu_map[3] = cpu_to_fdt32(1);
16978be6222SBharat Bhushan 
17078be6222SBharat Bhushan 	if (devid == 0) {
17178be6222SBharat Bhushan 		fdt_setprop_inplace(blob, nodeoffset, "iommu-map",
17278be6222SBharat Bhushan 				    iommu_map, 16);
17378be6222SBharat Bhushan 	} else {
17478be6222SBharat Bhushan 		fdt_appendprop(blob, nodeoffset, "iommu-map", iommu_map, 16);
17578be6222SBharat Bhushan 	}
17678be6222SBharat Bhushan }
17778be6222SBharat Bhushan 
fdt_fixup_pcie(void * blob)17880afc63fSMinghuan Lian static void fdt_fixup_pcie(void *blob)
17980afc63fSMinghuan Lian {
18080afc63fSMinghuan Lian 	struct udevice *dev, *bus;
18180afc63fSMinghuan Lian 	struct ls_pcie *pcie;
18280afc63fSMinghuan Lian 	int streamid;
18380afc63fSMinghuan Lian 	int index;
18480afc63fSMinghuan Lian 	pci_dev_t bdf;
18580afc63fSMinghuan Lian 
18680afc63fSMinghuan Lian 	/* Scan all known buses */
18780afc63fSMinghuan Lian 	for (pci_find_first_device(&dev);
18880afc63fSMinghuan Lian 	     dev;
18980afc63fSMinghuan Lian 	     pci_find_next_device(&dev)) {
19080afc63fSMinghuan Lian 		for (bus = dev; device_is_on_pci_bus(bus);)
19180afc63fSMinghuan Lian 			bus = bus->parent;
19280afc63fSMinghuan Lian 		pcie = dev_get_priv(bus);
19380afc63fSMinghuan Lian 
19480afc63fSMinghuan Lian 		streamid = ls_pcie_next_streamid();
19580afc63fSMinghuan Lian 		if (streamid < 0) {
19680afc63fSMinghuan Lian 			debug("ERROR: no stream ids free\n");
19780afc63fSMinghuan Lian 			continue;
19880afc63fSMinghuan Lian 		}
19980afc63fSMinghuan Lian 
20080afc63fSMinghuan Lian 		index = ls_pcie_next_lut_index(pcie);
20180afc63fSMinghuan Lian 		if (index < 0) {
20280afc63fSMinghuan Lian 			debug("ERROR: no LUT indexes free\n");
20380afc63fSMinghuan Lian 			continue;
20480afc63fSMinghuan Lian 		}
20580afc63fSMinghuan Lian 
20680afc63fSMinghuan Lian 		/* the DT fixup must be relative to the hose first_busno */
20780afc63fSMinghuan Lian 		bdf = dm_pci_get_bdf(dev) - PCI_BDF(bus->seq, 0, 0);
20880afc63fSMinghuan Lian 		/* map PCI b.d.f to streamID in LUT */
20980afc63fSMinghuan Lian 		ls_pcie_lut_set_mapping(pcie, index, bdf >> 8,
21080afc63fSMinghuan Lian 					streamid);
21180afc63fSMinghuan Lian 		/* update msi-map in device tree */
21280afc63fSMinghuan Lian 		fdt_pcie_set_msi_map_entry(blob, pcie, bdf >> 8,
21380afc63fSMinghuan Lian 					   streamid);
21478be6222SBharat Bhushan 		/* update iommu-map in device tree */
21578be6222SBharat Bhushan 		fdt_pcie_set_iommu_map_entry(blob, pcie, bdf >> 8,
21678be6222SBharat Bhushan 					     streamid);
21780afc63fSMinghuan Lian 	}
21880afc63fSMinghuan Lian }
21980afc63fSMinghuan Lian #endif
22080afc63fSMinghuan Lian 
ft_pcie_rc_fix(void * blob,struct ls_pcie * pcie)221*59a557f3SXiaowei Bao static void ft_pcie_rc_fix(void *blob, struct ls_pcie *pcie)
22280afc63fSMinghuan Lian {
22380afc63fSMinghuan Lian 	int off;
2240aaa1a90SHou Zhiqiang 	uint svr;
2250aaa1a90SHou Zhiqiang 	char *compat = NULL;
22680afc63fSMinghuan Lian 
22780afc63fSMinghuan Lian 	off = fdt_node_offset_by_compat_reg(blob, "fsl,ls-pcie",
22880afc63fSMinghuan Lian 					    pcie->dbi_res.start);
22980afc63fSMinghuan Lian 	if (off < 0) {
23019538f30SHou Zhiqiang #ifdef CONFIG_FSL_PCIE_COMPAT /* Compatible with older version of dts node */
2310aaa1a90SHou Zhiqiang 		svr = (get_svr() >> SVR_VAR_PER_SHIFT) & 0xFFFFFE;
2320aaa1a90SHou Zhiqiang 		if (svr == SVR_LS2088A || svr == SVR_LS2084A ||
233e809e747SPriyanka Jain 		    svr == SVR_LS2048A || svr == SVR_LS2044A ||
234e809e747SPriyanka Jain 		    svr == SVR_LS2081A || svr == SVR_LS2041A)
2350aaa1a90SHou Zhiqiang 			compat = "fsl,ls2088a-pcie";
2360aaa1a90SHou Zhiqiang 		else
2370aaa1a90SHou Zhiqiang 			compat = CONFIG_FSL_PCIE_COMPAT;
2380aaa1a90SHou Zhiqiang 		if (compat)
23980afc63fSMinghuan Lian 			off = fdt_node_offset_by_compat_reg(blob,
2400aaa1a90SHou Zhiqiang 					compat, pcie->dbi_res.start);
2410aaa1a90SHou Zhiqiang #endif
24280afc63fSMinghuan Lian 		if (off < 0)
24380afc63fSMinghuan Lian 			return;
24480afc63fSMinghuan Lian 	}
24580afc63fSMinghuan Lian 
246*59a557f3SXiaowei Bao 	if (pcie->enabled && pcie->mode == PCI_HEADER_TYPE_BRIDGE)
24780afc63fSMinghuan Lian 		fdt_set_node_status(blob, off, FDT_STATUS_OKAY, 0);
24880afc63fSMinghuan Lian 	else
24980afc63fSMinghuan Lian 		fdt_set_node_status(blob, off, FDT_STATUS_DISABLED, 0);
25080afc63fSMinghuan Lian }
25180afc63fSMinghuan Lian 
ft_pcie_ep_fix(void * blob,struct ls_pcie * pcie)252*59a557f3SXiaowei Bao static void ft_pcie_ep_fix(void *blob, struct ls_pcie *pcie)
253*59a557f3SXiaowei Bao {
254*59a557f3SXiaowei Bao 	int off;
255*59a557f3SXiaowei Bao 
256*59a557f3SXiaowei Bao 	off = fdt_node_offset_by_compat_reg(blob, "fsl,ls-pcie-ep",
257*59a557f3SXiaowei Bao 					    pcie->dbi_res.start);
258*59a557f3SXiaowei Bao 	if (off < 0)
259*59a557f3SXiaowei Bao 		return;
260*59a557f3SXiaowei Bao 
261*59a557f3SXiaowei Bao 	if (pcie->enabled && pcie->mode == PCI_HEADER_TYPE_NORMAL)
262*59a557f3SXiaowei Bao 		fdt_set_node_status(blob, off, FDT_STATUS_OKAY, 0);
263*59a557f3SXiaowei Bao 	else
264*59a557f3SXiaowei Bao 		fdt_set_node_status(blob, off, FDT_STATUS_DISABLED, 0);
265*59a557f3SXiaowei Bao }
266*59a557f3SXiaowei Bao 
ft_pcie_ls_setup(void * blob,struct ls_pcie * pcie)267*59a557f3SXiaowei Bao static void ft_pcie_ls_setup(void *blob, struct ls_pcie *pcie)
268*59a557f3SXiaowei Bao {
269*59a557f3SXiaowei Bao 	ft_pcie_ep_fix(blob, pcie);
270*59a557f3SXiaowei Bao 	ft_pcie_rc_fix(blob, pcie);
271*59a557f3SXiaowei Bao }
272*59a557f3SXiaowei Bao 
27380afc63fSMinghuan Lian /* Fixup Kernel DT for PCIe */
ft_pci_setup(void * blob,bd_t * bd)27480afc63fSMinghuan Lian void ft_pci_setup(void *blob, bd_t *bd)
27580afc63fSMinghuan Lian {
27680afc63fSMinghuan Lian 	struct ls_pcie *pcie;
27780afc63fSMinghuan Lian 
27880afc63fSMinghuan Lian 	list_for_each_entry(pcie, &ls_pcie_list, list)
27980afc63fSMinghuan Lian 		ft_pcie_ls_setup(blob, pcie);
28080afc63fSMinghuan Lian 
28147d17362SBharat Bhushan #if defined(CONFIG_FSL_LSCH3) || defined(CONFIG_FSL_LSCH2)
28280afc63fSMinghuan Lian 	fdt_fixup_pcie(blob);
28380afc63fSMinghuan Lian #endif
28480afc63fSMinghuan Lian }
28580afc63fSMinghuan Lian 
286a7294abaSHou Zhiqiang #else /* !CONFIG_OF_BOARD_SETUP */
ft_pci_setup(void * blob,bd_t * bd)287a7294abaSHou Zhiqiang void ft_pci_setup(void *blob, bd_t *bd)
288a7294abaSHou Zhiqiang {
289a7294abaSHou Zhiqiang }
290a7294abaSHou Zhiqiang #endif
291