1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2982388eaSZhikang Zhang /*
3982388eaSZhikang Zhang * Copyright (C) 2017 NXP Semiconductors
4982388eaSZhikang Zhang * Copyright (C) 2017 Bin Meng <bmeng.cn@gmail.com>
5982388eaSZhikang Zhang */
6982388eaSZhikang Zhang
7982388eaSZhikang Zhang #include <common.h>
8982388eaSZhikang Zhang #include <dm.h>
9982388eaSZhikang Zhang #include <errno.h>
10982388eaSZhikang Zhang #include <memalign.h>
11982388eaSZhikang Zhang #include <pci.h>
12982388eaSZhikang Zhang #include <dm/device-internal.h>
13982388eaSZhikang Zhang #include "nvme.h"
14982388eaSZhikang Zhang
15982388eaSZhikang Zhang #define NVME_Q_DEPTH 2
16982388eaSZhikang Zhang #define NVME_AQ_DEPTH 2
17982388eaSZhikang Zhang #define NVME_SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
18982388eaSZhikang Zhang #define NVME_CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
19982388eaSZhikang Zhang #define ADMIN_TIMEOUT 60
20982388eaSZhikang Zhang #define IO_TIMEOUT 30
21982388eaSZhikang Zhang #define MAX_PRP_POOL 512
22982388eaSZhikang Zhang
23722e668dSBin Meng enum nvme_queue_id {
24722e668dSBin Meng NVME_ADMIN_Q,
25722e668dSBin Meng NVME_IO_Q,
26722e668dSBin Meng NVME_Q_NUM,
27722e668dSBin Meng };
28722e668dSBin Meng
29982388eaSZhikang Zhang /*
30982388eaSZhikang Zhang * An NVM Express queue. Each device has at least two (one for admin
31982388eaSZhikang Zhang * commands and one for I/O commands).
32982388eaSZhikang Zhang */
33982388eaSZhikang Zhang struct nvme_queue {
34982388eaSZhikang Zhang struct nvme_dev *dev;
35982388eaSZhikang Zhang struct nvme_command *sq_cmds;
36982388eaSZhikang Zhang struct nvme_completion *cqes;
37982388eaSZhikang Zhang wait_queue_head_t sq_full;
38982388eaSZhikang Zhang u32 __iomem *q_db;
39982388eaSZhikang Zhang u16 q_depth;
40982388eaSZhikang Zhang s16 cq_vector;
41982388eaSZhikang Zhang u16 sq_head;
42982388eaSZhikang Zhang u16 sq_tail;
43982388eaSZhikang Zhang u16 cq_head;
44982388eaSZhikang Zhang u16 qid;
45982388eaSZhikang Zhang u8 cq_phase;
46982388eaSZhikang Zhang u8 cqe_seen;
47982388eaSZhikang Zhang unsigned long cmdid_data[];
48982388eaSZhikang Zhang };
49982388eaSZhikang Zhang
nvme_wait_ready(struct nvme_dev * dev,bool enabled)50982388eaSZhikang Zhang static int nvme_wait_ready(struct nvme_dev *dev, bool enabled)
51982388eaSZhikang Zhang {
52982388eaSZhikang Zhang u32 bit = enabled ? NVME_CSTS_RDY : 0;
5304d2a384SBin Meng int timeout;
5404d2a384SBin Meng ulong start;
55982388eaSZhikang Zhang
5604d2a384SBin Meng /* Timeout field in the CAP register is in 500 millisecond units */
5704d2a384SBin Meng timeout = NVME_CAP_TIMEOUT(dev->cap) * 500;
58982388eaSZhikang Zhang
5904d2a384SBin Meng start = get_timer(0);
6004d2a384SBin Meng while (get_timer(start) < timeout) {
6104d2a384SBin Meng if ((readl(&dev->bar->csts) & NVME_CSTS_RDY) == bit)
62982388eaSZhikang Zhang return 0;
63982388eaSZhikang Zhang }
64982388eaSZhikang Zhang
6504d2a384SBin Meng return -ETIME;
6604d2a384SBin Meng }
6704d2a384SBin Meng
nvme_setup_prps(struct nvme_dev * dev,u64 * prp2,int total_len,u64 dma_addr)68982388eaSZhikang Zhang static int nvme_setup_prps(struct nvme_dev *dev, u64 *prp2,
69982388eaSZhikang Zhang int total_len, u64 dma_addr)
70982388eaSZhikang Zhang {
71982388eaSZhikang Zhang u32 page_size = dev->page_size;
72982388eaSZhikang Zhang int offset = dma_addr & (page_size - 1);
73982388eaSZhikang Zhang u64 *prp_pool;
74982388eaSZhikang Zhang int length = total_len;
75982388eaSZhikang Zhang int i, nprps;
76982388eaSZhikang Zhang length -= (page_size - offset);
77982388eaSZhikang Zhang
78982388eaSZhikang Zhang if (length <= 0) {
79982388eaSZhikang Zhang *prp2 = 0;
80982388eaSZhikang Zhang return 0;
81982388eaSZhikang Zhang }
82982388eaSZhikang Zhang
83982388eaSZhikang Zhang if (length)
84982388eaSZhikang Zhang dma_addr += (page_size - offset);
85982388eaSZhikang Zhang
86982388eaSZhikang Zhang if (length <= page_size) {
87982388eaSZhikang Zhang *prp2 = dma_addr;
88982388eaSZhikang Zhang return 0;
89982388eaSZhikang Zhang }
90982388eaSZhikang Zhang
91982388eaSZhikang Zhang nprps = DIV_ROUND_UP(length, page_size);
92982388eaSZhikang Zhang
93982388eaSZhikang Zhang if (nprps > dev->prp_entry_num) {
94982388eaSZhikang Zhang free(dev->prp_pool);
95982388eaSZhikang Zhang dev->prp_pool = malloc(nprps << 3);
96982388eaSZhikang Zhang if (!dev->prp_pool) {
97982388eaSZhikang Zhang printf("Error: malloc prp_pool fail\n");
98982388eaSZhikang Zhang return -ENOMEM;
99982388eaSZhikang Zhang }
100982388eaSZhikang Zhang dev->prp_entry_num = nprps;
101982388eaSZhikang Zhang }
102982388eaSZhikang Zhang
103982388eaSZhikang Zhang prp_pool = dev->prp_pool;
104982388eaSZhikang Zhang i = 0;
105982388eaSZhikang Zhang while (nprps) {
106982388eaSZhikang Zhang if (i == ((page_size >> 3) - 1)) {
107982388eaSZhikang Zhang *(prp_pool + i) = cpu_to_le64((ulong)prp_pool +
108982388eaSZhikang Zhang page_size);
109982388eaSZhikang Zhang i = 0;
110982388eaSZhikang Zhang prp_pool += page_size;
111982388eaSZhikang Zhang }
112982388eaSZhikang Zhang *(prp_pool + i++) = cpu_to_le64(dma_addr);
113982388eaSZhikang Zhang dma_addr += page_size;
114982388eaSZhikang Zhang nprps--;
115982388eaSZhikang Zhang }
116982388eaSZhikang Zhang *prp2 = (ulong)dev->prp_pool;
117982388eaSZhikang Zhang
118982388eaSZhikang Zhang return 0;
119982388eaSZhikang Zhang }
120982388eaSZhikang Zhang
nvme_get_cmd_id(void)121982388eaSZhikang Zhang static __le16 nvme_get_cmd_id(void)
122982388eaSZhikang Zhang {
123982388eaSZhikang Zhang static unsigned short cmdid;
124982388eaSZhikang Zhang
125982388eaSZhikang Zhang return cpu_to_le16((cmdid < USHRT_MAX) ? cmdid++ : 0);
126982388eaSZhikang Zhang }
127982388eaSZhikang Zhang
nvme_read_completion_status(struct nvme_queue * nvmeq,u16 index)128982388eaSZhikang Zhang static u16 nvme_read_completion_status(struct nvme_queue *nvmeq, u16 index)
129982388eaSZhikang Zhang {
130982388eaSZhikang Zhang u64 start = (ulong)&nvmeq->cqes[index];
131982388eaSZhikang Zhang u64 stop = start + sizeof(struct nvme_completion);
132982388eaSZhikang Zhang
133982388eaSZhikang Zhang invalidate_dcache_range(start, stop);
134982388eaSZhikang Zhang
135982388eaSZhikang Zhang return le16_to_cpu(readw(&(nvmeq->cqes[index].status)));
136982388eaSZhikang Zhang }
137982388eaSZhikang Zhang
138982388eaSZhikang Zhang /**
139982388eaSZhikang Zhang * nvme_submit_cmd() - copy a command into a queue and ring the doorbell
140982388eaSZhikang Zhang *
141982388eaSZhikang Zhang * @nvmeq: The queue to use
142982388eaSZhikang Zhang * @cmd: The command to send
143982388eaSZhikang Zhang */
nvme_submit_cmd(struct nvme_queue * nvmeq,struct nvme_command * cmd)144982388eaSZhikang Zhang static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd)
145982388eaSZhikang Zhang {
146982388eaSZhikang Zhang u16 tail = nvmeq->sq_tail;
147982388eaSZhikang Zhang
148982388eaSZhikang Zhang memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
149982388eaSZhikang Zhang flush_dcache_range((ulong)&nvmeq->sq_cmds[tail],
150982388eaSZhikang Zhang (ulong)&nvmeq->sq_cmds[tail] + sizeof(*cmd));
151982388eaSZhikang Zhang
152982388eaSZhikang Zhang if (++tail == nvmeq->q_depth)
153982388eaSZhikang Zhang tail = 0;
154982388eaSZhikang Zhang writel(tail, nvmeq->q_db);
155982388eaSZhikang Zhang nvmeq->sq_tail = tail;
156982388eaSZhikang Zhang }
157982388eaSZhikang Zhang
nvme_submit_sync_cmd(struct nvme_queue * nvmeq,struct nvme_command * cmd,u32 * result,unsigned timeout)158982388eaSZhikang Zhang static int nvme_submit_sync_cmd(struct nvme_queue *nvmeq,
159982388eaSZhikang Zhang struct nvme_command *cmd,
160982388eaSZhikang Zhang u32 *result, unsigned timeout)
161982388eaSZhikang Zhang {
162982388eaSZhikang Zhang u16 head = nvmeq->cq_head;
163982388eaSZhikang Zhang u16 phase = nvmeq->cq_phase;
164982388eaSZhikang Zhang u16 status;
165982388eaSZhikang Zhang ulong start_time;
166982388eaSZhikang Zhang ulong timeout_us = timeout * 100000;
167982388eaSZhikang Zhang
168982388eaSZhikang Zhang cmd->common.command_id = nvme_get_cmd_id();
169982388eaSZhikang Zhang nvme_submit_cmd(nvmeq, cmd);
170982388eaSZhikang Zhang
171982388eaSZhikang Zhang start_time = timer_get_us();
172982388eaSZhikang Zhang
173982388eaSZhikang Zhang for (;;) {
174982388eaSZhikang Zhang status = nvme_read_completion_status(nvmeq, head);
175982388eaSZhikang Zhang if ((status & 0x01) == phase)
176982388eaSZhikang Zhang break;
177982388eaSZhikang Zhang if (timeout_us > 0 && (timer_get_us() - start_time)
178982388eaSZhikang Zhang >= timeout_us)
179982388eaSZhikang Zhang return -ETIMEDOUT;
180982388eaSZhikang Zhang }
181982388eaSZhikang Zhang
182982388eaSZhikang Zhang status >>= 1;
183982388eaSZhikang Zhang if (status) {
184982388eaSZhikang Zhang printf("ERROR: status = %x, phase = %d, head = %d\n",
185982388eaSZhikang Zhang status, phase, head);
186982388eaSZhikang Zhang status = 0;
187982388eaSZhikang Zhang if (++head == nvmeq->q_depth) {
188982388eaSZhikang Zhang head = 0;
189982388eaSZhikang Zhang phase = !phase;
190982388eaSZhikang Zhang }
191982388eaSZhikang Zhang writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
192982388eaSZhikang Zhang nvmeq->cq_head = head;
193982388eaSZhikang Zhang nvmeq->cq_phase = phase;
194982388eaSZhikang Zhang
195982388eaSZhikang Zhang return -EIO;
196982388eaSZhikang Zhang }
197982388eaSZhikang Zhang
198982388eaSZhikang Zhang if (result)
199982388eaSZhikang Zhang *result = le32_to_cpu(readl(&(nvmeq->cqes[head].result)));
200982388eaSZhikang Zhang
201982388eaSZhikang Zhang if (++head == nvmeq->q_depth) {
202982388eaSZhikang Zhang head = 0;
203982388eaSZhikang Zhang phase = !phase;
204982388eaSZhikang Zhang }
205982388eaSZhikang Zhang writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
206982388eaSZhikang Zhang nvmeq->cq_head = head;
207982388eaSZhikang Zhang nvmeq->cq_phase = phase;
208982388eaSZhikang Zhang
209982388eaSZhikang Zhang return status;
210982388eaSZhikang Zhang }
211982388eaSZhikang Zhang
nvme_submit_admin_cmd(struct nvme_dev * dev,struct nvme_command * cmd,u32 * result)212982388eaSZhikang Zhang static int nvme_submit_admin_cmd(struct nvme_dev *dev, struct nvme_command *cmd,
213982388eaSZhikang Zhang u32 *result)
214982388eaSZhikang Zhang {
215722e668dSBin Meng return nvme_submit_sync_cmd(dev->queues[NVME_ADMIN_Q], cmd,
216722e668dSBin Meng result, ADMIN_TIMEOUT);
217982388eaSZhikang Zhang }
218982388eaSZhikang Zhang
nvme_alloc_queue(struct nvme_dev * dev,int qid,int depth)219982388eaSZhikang Zhang static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev,
220982388eaSZhikang Zhang int qid, int depth)
221982388eaSZhikang Zhang {
222982388eaSZhikang Zhang struct nvme_queue *nvmeq = malloc(sizeof(*nvmeq));
223982388eaSZhikang Zhang if (!nvmeq)
224982388eaSZhikang Zhang return NULL;
225982388eaSZhikang Zhang memset(nvmeq, 0, sizeof(*nvmeq));
226982388eaSZhikang Zhang
227982388eaSZhikang Zhang nvmeq->cqes = (void *)memalign(4096, NVME_CQ_SIZE(depth));
228982388eaSZhikang Zhang if (!nvmeq->cqes)
229982388eaSZhikang Zhang goto free_nvmeq;
230982388eaSZhikang Zhang memset((void *)nvmeq->cqes, 0, NVME_CQ_SIZE(depth));
231982388eaSZhikang Zhang
232982388eaSZhikang Zhang nvmeq->sq_cmds = (void *)memalign(4096, NVME_SQ_SIZE(depth));
233982388eaSZhikang Zhang if (!nvmeq->sq_cmds)
234982388eaSZhikang Zhang goto free_queue;
235982388eaSZhikang Zhang memset((void *)nvmeq->sq_cmds, 0, NVME_SQ_SIZE(depth));
236982388eaSZhikang Zhang
237982388eaSZhikang Zhang nvmeq->dev = dev;
238982388eaSZhikang Zhang
239982388eaSZhikang Zhang nvmeq->cq_head = 0;
240982388eaSZhikang Zhang nvmeq->cq_phase = 1;
241982388eaSZhikang Zhang nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
242982388eaSZhikang Zhang nvmeq->q_depth = depth;
243982388eaSZhikang Zhang nvmeq->qid = qid;
244982388eaSZhikang Zhang dev->queue_count++;
245982388eaSZhikang Zhang dev->queues[qid] = nvmeq;
246982388eaSZhikang Zhang
247982388eaSZhikang Zhang return nvmeq;
248982388eaSZhikang Zhang
249982388eaSZhikang Zhang free_queue:
250982388eaSZhikang Zhang free((void *)nvmeq->cqes);
251982388eaSZhikang Zhang free_nvmeq:
252982388eaSZhikang Zhang free(nvmeq);
253982388eaSZhikang Zhang
254982388eaSZhikang Zhang return NULL;
255982388eaSZhikang Zhang }
256982388eaSZhikang Zhang
nvme_delete_queue(struct nvme_dev * dev,u8 opcode,u16 id)257982388eaSZhikang Zhang static int nvme_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
258982388eaSZhikang Zhang {
259982388eaSZhikang Zhang struct nvme_command c;
260982388eaSZhikang Zhang
261982388eaSZhikang Zhang memset(&c, 0, sizeof(c));
262982388eaSZhikang Zhang c.delete_queue.opcode = opcode;
263982388eaSZhikang Zhang c.delete_queue.qid = cpu_to_le16(id);
264982388eaSZhikang Zhang
265982388eaSZhikang Zhang return nvme_submit_admin_cmd(dev, &c, NULL);
266982388eaSZhikang Zhang }
267982388eaSZhikang Zhang
nvme_delete_sq(struct nvme_dev * dev,u16 sqid)268982388eaSZhikang Zhang static int nvme_delete_sq(struct nvme_dev *dev, u16 sqid)
269982388eaSZhikang Zhang {
270982388eaSZhikang Zhang return nvme_delete_queue(dev, nvme_admin_delete_sq, sqid);
271982388eaSZhikang Zhang }
272982388eaSZhikang Zhang
nvme_delete_cq(struct nvme_dev * dev,u16 cqid)273982388eaSZhikang Zhang static int nvme_delete_cq(struct nvme_dev *dev, u16 cqid)
274982388eaSZhikang Zhang {
275982388eaSZhikang Zhang return nvme_delete_queue(dev, nvme_admin_delete_cq, cqid);
276982388eaSZhikang Zhang }
277982388eaSZhikang Zhang
nvme_enable_ctrl(struct nvme_dev * dev)278982388eaSZhikang Zhang static int nvme_enable_ctrl(struct nvme_dev *dev)
279982388eaSZhikang Zhang {
280982388eaSZhikang Zhang dev->ctrl_config &= ~NVME_CC_SHN_MASK;
281982388eaSZhikang Zhang dev->ctrl_config |= NVME_CC_ENABLE;
282982388eaSZhikang Zhang writel(cpu_to_le32(dev->ctrl_config), &dev->bar->cc);
283982388eaSZhikang Zhang
284982388eaSZhikang Zhang return nvme_wait_ready(dev, true);
285982388eaSZhikang Zhang }
286982388eaSZhikang Zhang
nvme_disable_ctrl(struct nvme_dev * dev)287982388eaSZhikang Zhang static int nvme_disable_ctrl(struct nvme_dev *dev)
288982388eaSZhikang Zhang {
289982388eaSZhikang Zhang dev->ctrl_config &= ~NVME_CC_SHN_MASK;
290982388eaSZhikang Zhang dev->ctrl_config &= ~NVME_CC_ENABLE;
291982388eaSZhikang Zhang writel(cpu_to_le32(dev->ctrl_config), &dev->bar->cc);
292982388eaSZhikang Zhang
293982388eaSZhikang Zhang return nvme_wait_ready(dev, false);
294982388eaSZhikang Zhang }
295982388eaSZhikang Zhang
nvme_free_queue(struct nvme_queue * nvmeq)296982388eaSZhikang Zhang static void nvme_free_queue(struct nvme_queue *nvmeq)
297982388eaSZhikang Zhang {
298982388eaSZhikang Zhang free((void *)nvmeq->cqes);
299982388eaSZhikang Zhang free(nvmeq->sq_cmds);
300982388eaSZhikang Zhang free(nvmeq);
301982388eaSZhikang Zhang }
302982388eaSZhikang Zhang
nvme_free_queues(struct nvme_dev * dev,int lowest)303982388eaSZhikang Zhang static void nvme_free_queues(struct nvme_dev *dev, int lowest)
304982388eaSZhikang Zhang {
305982388eaSZhikang Zhang int i;
306982388eaSZhikang Zhang
307982388eaSZhikang Zhang for (i = dev->queue_count - 1; i >= lowest; i--) {
308982388eaSZhikang Zhang struct nvme_queue *nvmeq = dev->queues[i];
309982388eaSZhikang Zhang dev->queue_count--;
310982388eaSZhikang Zhang dev->queues[i] = NULL;
311982388eaSZhikang Zhang nvme_free_queue(nvmeq);
312982388eaSZhikang Zhang }
313982388eaSZhikang Zhang }
314982388eaSZhikang Zhang
nvme_init_queue(struct nvme_queue * nvmeq,u16 qid)315982388eaSZhikang Zhang static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
316982388eaSZhikang Zhang {
317982388eaSZhikang Zhang struct nvme_dev *dev = nvmeq->dev;
318982388eaSZhikang Zhang
319982388eaSZhikang Zhang nvmeq->sq_tail = 0;
320982388eaSZhikang Zhang nvmeq->cq_head = 0;
321982388eaSZhikang Zhang nvmeq->cq_phase = 1;
322982388eaSZhikang Zhang nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
323982388eaSZhikang Zhang memset((void *)nvmeq->cqes, 0, NVME_CQ_SIZE(nvmeq->q_depth));
324982388eaSZhikang Zhang flush_dcache_range((ulong)nvmeq->cqes,
325982388eaSZhikang Zhang (ulong)nvmeq->cqes + NVME_CQ_SIZE(nvmeq->q_depth));
326982388eaSZhikang Zhang dev->online_queues++;
327982388eaSZhikang Zhang }
328982388eaSZhikang Zhang
nvme_configure_admin_queue(struct nvme_dev * dev)329982388eaSZhikang Zhang static int nvme_configure_admin_queue(struct nvme_dev *dev)
330982388eaSZhikang Zhang {
331982388eaSZhikang Zhang int result;
332982388eaSZhikang Zhang u32 aqa;
333b65c6921SBin Meng u64 cap = dev->cap;
334982388eaSZhikang Zhang struct nvme_queue *nvmeq;
335982388eaSZhikang Zhang /* most architectures use 4KB as the page size */
336982388eaSZhikang Zhang unsigned page_shift = 12;
337982388eaSZhikang Zhang unsigned dev_page_min = NVME_CAP_MPSMIN(cap) + 12;
338982388eaSZhikang Zhang unsigned dev_page_max = NVME_CAP_MPSMAX(cap) + 12;
339982388eaSZhikang Zhang
340982388eaSZhikang Zhang if (page_shift < dev_page_min) {
341982388eaSZhikang Zhang debug("Device minimum page size (%u) too large for host (%u)\n",
342982388eaSZhikang Zhang 1 << dev_page_min, 1 << page_shift);
343982388eaSZhikang Zhang return -ENODEV;
344982388eaSZhikang Zhang }
345982388eaSZhikang Zhang
346982388eaSZhikang Zhang if (page_shift > dev_page_max) {
347982388eaSZhikang Zhang debug("Device maximum page size (%u) smaller than host (%u)\n",
348982388eaSZhikang Zhang 1 << dev_page_max, 1 << page_shift);
349982388eaSZhikang Zhang page_shift = dev_page_max;
350982388eaSZhikang Zhang }
351982388eaSZhikang Zhang
352982388eaSZhikang Zhang result = nvme_disable_ctrl(dev);
353982388eaSZhikang Zhang if (result < 0)
354982388eaSZhikang Zhang return result;
355982388eaSZhikang Zhang
356722e668dSBin Meng nvmeq = dev->queues[NVME_ADMIN_Q];
357982388eaSZhikang Zhang if (!nvmeq) {
358982388eaSZhikang Zhang nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
359982388eaSZhikang Zhang if (!nvmeq)
360982388eaSZhikang Zhang return -ENOMEM;
361982388eaSZhikang Zhang }
362982388eaSZhikang Zhang
363982388eaSZhikang Zhang aqa = nvmeq->q_depth - 1;
364982388eaSZhikang Zhang aqa |= aqa << 16;
365982388eaSZhikang Zhang aqa |= aqa << 16;
366982388eaSZhikang Zhang
367982388eaSZhikang Zhang dev->page_size = 1 << page_shift;
368982388eaSZhikang Zhang
369982388eaSZhikang Zhang dev->ctrl_config = NVME_CC_CSS_NVM;
370982388eaSZhikang Zhang dev->ctrl_config |= (page_shift - 12) << NVME_CC_MPS_SHIFT;
371982388eaSZhikang Zhang dev->ctrl_config |= NVME_CC_ARB_RR | NVME_CC_SHN_NONE;
372982388eaSZhikang Zhang dev->ctrl_config |= NVME_CC_IOSQES | NVME_CC_IOCQES;
373982388eaSZhikang Zhang
374982388eaSZhikang Zhang writel(aqa, &dev->bar->aqa);
375982388eaSZhikang Zhang nvme_writeq((ulong)nvmeq->sq_cmds, &dev->bar->asq);
376982388eaSZhikang Zhang nvme_writeq((ulong)nvmeq->cqes, &dev->bar->acq);
377982388eaSZhikang Zhang
378982388eaSZhikang Zhang result = nvme_enable_ctrl(dev);
379982388eaSZhikang Zhang if (result)
380982388eaSZhikang Zhang goto free_nvmeq;
381982388eaSZhikang Zhang
382982388eaSZhikang Zhang nvmeq->cq_vector = 0;
383982388eaSZhikang Zhang
384722e668dSBin Meng nvme_init_queue(dev->queues[NVME_ADMIN_Q], 0);
385982388eaSZhikang Zhang
386982388eaSZhikang Zhang return result;
387982388eaSZhikang Zhang
388982388eaSZhikang Zhang free_nvmeq:
389982388eaSZhikang Zhang nvme_free_queues(dev, 0);
390982388eaSZhikang Zhang
391982388eaSZhikang Zhang return result;
392982388eaSZhikang Zhang }
393982388eaSZhikang Zhang
nvme_alloc_cq(struct nvme_dev * dev,u16 qid,struct nvme_queue * nvmeq)394982388eaSZhikang Zhang static int nvme_alloc_cq(struct nvme_dev *dev, u16 qid,
395982388eaSZhikang Zhang struct nvme_queue *nvmeq)
396982388eaSZhikang Zhang {
397982388eaSZhikang Zhang struct nvme_command c;
398982388eaSZhikang Zhang int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
399982388eaSZhikang Zhang
400982388eaSZhikang Zhang memset(&c, 0, sizeof(c));
401982388eaSZhikang Zhang c.create_cq.opcode = nvme_admin_create_cq;
402982388eaSZhikang Zhang c.create_cq.prp1 = cpu_to_le64((ulong)nvmeq->cqes);
403982388eaSZhikang Zhang c.create_cq.cqid = cpu_to_le16(qid);
404982388eaSZhikang Zhang c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
405982388eaSZhikang Zhang c.create_cq.cq_flags = cpu_to_le16(flags);
406982388eaSZhikang Zhang c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
407982388eaSZhikang Zhang
408982388eaSZhikang Zhang return nvme_submit_admin_cmd(dev, &c, NULL);
409982388eaSZhikang Zhang }
410982388eaSZhikang Zhang
nvme_alloc_sq(struct nvme_dev * dev,u16 qid,struct nvme_queue * nvmeq)411982388eaSZhikang Zhang static int nvme_alloc_sq(struct nvme_dev *dev, u16 qid,
412982388eaSZhikang Zhang struct nvme_queue *nvmeq)
413982388eaSZhikang Zhang {
414982388eaSZhikang Zhang struct nvme_command c;
415982388eaSZhikang Zhang int flags = NVME_QUEUE_PHYS_CONTIG | NVME_SQ_PRIO_MEDIUM;
416982388eaSZhikang Zhang
417982388eaSZhikang Zhang memset(&c, 0, sizeof(c));
418982388eaSZhikang Zhang c.create_sq.opcode = nvme_admin_create_sq;
419982388eaSZhikang Zhang c.create_sq.prp1 = cpu_to_le64((ulong)nvmeq->sq_cmds);
420982388eaSZhikang Zhang c.create_sq.sqid = cpu_to_le16(qid);
421982388eaSZhikang Zhang c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
422982388eaSZhikang Zhang c.create_sq.sq_flags = cpu_to_le16(flags);
423982388eaSZhikang Zhang c.create_sq.cqid = cpu_to_le16(qid);
424982388eaSZhikang Zhang
425982388eaSZhikang Zhang return nvme_submit_admin_cmd(dev, &c, NULL);
426982388eaSZhikang Zhang }
427982388eaSZhikang Zhang
nvme_identify(struct nvme_dev * dev,unsigned nsid,unsigned cns,dma_addr_t dma_addr)428982388eaSZhikang Zhang int nvme_identify(struct nvme_dev *dev, unsigned nsid,
429982388eaSZhikang Zhang unsigned cns, dma_addr_t dma_addr)
430982388eaSZhikang Zhang {
431982388eaSZhikang Zhang struct nvme_command c;
432982388eaSZhikang Zhang u32 page_size = dev->page_size;
433982388eaSZhikang Zhang int offset = dma_addr & (page_size - 1);
434982388eaSZhikang Zhang int length = sizeof(struct nvme_id_ctrl);
435704e040aSBin Meng int ret;
436982388eaSZhikang Zhang
437982388eaSZhikang Zhang memset(&c, 0, sizeof(c));
438982388eaSZhikang Zhang c.identify.opcode = nvme_admin_identify;
439982388eaSZhikang Zhang c.identify.nsid = cpu_to_le32(nsid);
440982388eaSZhikang Zhang c.identify.prp1 = cpu_to_le64(dma_addr);
441982388eaSZhikang Zhang
442982388eaSZhikang Zhang length -= (page_size - offset);
443982388eaSZhikang Zhang if (length <= 0) {
444982388eaSZhikang Zhang c.identify.prp2 = 0;
445982388eaSZhikang Zhang } else {
446982388eaSZhikang Zhang dma_addr += (page_size - offset);
4473e185629SBin Meng c.identify.prp2 = cpu_to_le64(dma_addr);
448982388eaSZhikang Zhang }
449982388eaSZhikang Zhang
450982388eaSZhikang Zhang c.identify.cns = cpu_to_le32(cns);
451982388eaSZhikang Zhang
452704e040aSBin Meng ret = nvme_submit_admin_cmd(dev, &c, NULL);
453704e040aSBin Meng if (!ret)
454704e040aSBin Meng invalidate_dcache_range(dma_addr,
455704e040aSBin Meng dma_addr + sizeof(struct nvme_id_ctrl));
456704e040aSBin Meng
457704e040aSBin Meng return ret;
458982388eaSZhikang Zhang }
459982388eaSZhikang Zhang
nvme_get_features(struct nvme_dev * dev,unsigned fid,unsigned nsid,dma_addr_t dma_addr,u32 * result)460982388eaSZhikang Zhang int nvme_get_features(struct nvme_dev *dev, unsigned fid, unsigned nsid,
461982388eaSZhikang Zhang dma_addr_t dma_addr, u32 *result)
462982388eaSZhikang Zhang {
463982388eaSZhikang Zhang struct nvme_command c;
464982388eaSZhikang Zhang
465982388eaSZhikang Zhang memset(&c, 0, sizeof(c));
466982388eaSZhikang Zhang c.features.opcode = nvme_admin_get_features;
467982388eaSZhikang Zhang c.features.nsid = cpu_to_le32(nsid);
468982388eaSZhikang Zhang c.features.prp1 = cpu_to_le64(dma_addr);
469982388eaSZhikang Zhang c.features.fid = cpu_to_le32(fid);
470982388eaSZhikang Zhang
471704e040aSBin Meng /*
472704e040aSBin Meng * TODO: add cache invalidate operation when the size of
473704e040aSBin Meng * the DMA buffer is known
474704e040aSBin Meng */
475704e040aSBin Meng
476982388eaSZhikang Zhang return nvme_submit_admin_cmd(dev, &c, result);
477982388eaSZhikang Zhang }
478982388eaSZhikang Zhang
nvme_set_features(struct nvme_dev * dev,unsigned fid,unsigned dword11,dma_addr_t dma_addr,u32 * result)479982388eaSZhikang Zhang int nvme_set_features(struct nvme_dev *dev, unsigned fid, unsigned dword11,
480982388eaSZhikang Zhang dma_addr_t dma_addr, u32 *result)
481982388eaSZhikang Zhang {
482982388eaSZhikang Zhang struct nvme_command c;
483982388eaSZhikang Zhang
484982388eaSZhikang Zhang memset(&c, 0, sizeof(c));
485982388eaSZhikang Zhang c.features.opcode = nvme_admin_set_features;
486982388eaSZhikang Zhang c.features.prp1 = cpu_to_le64(dma_addr);
487982388eaSZhikang Zhang c.features.fid = cpu_to_le32(fid);
488982388eaSZhikang Zhang c.features.dword11 = cpu_to_le32(dword11);
489982388eaSZhikang Zhang
490704e040aSBin Meng /*
491704e040aSBin Meng * TODO: add cache flush operation when the size of
492704e040aSBin Meng * the DMA buffer is known
493704e040aSBin Meng */
494704e040aSBin Meng
495982388eaSZhikang Zhang return nvme_submit_admin_cmd(dev, &c, result);
496982388eaSZhikang Zhang }
497982388eaSZhikang Zhang
nvme_create_queue(struct nvme_queue * nvmeq,int qid)498982388eaSZhikang Zhang static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
499982388eaSZhikang Zhang {
500982388eaSZhikang Zhang struct nvme_dev *dev = nvmeq->dev;
501982388eaSZhikang Zhang int result;
502982388eaSZhikang Zhang
503982388eaSZhikang Zhang nvmeq->cq_vector = qid - 1;
504982388eaSZhikang Zhang result = nvme_alloc_cq(dev, qid, nvmeq);
505982388eaSZhikang Zhang if (result < 0)
506982388eaSZhikang Zhang goto release_cq;
507982388eaSZhikang Zhang
508982388eaSZhikang Zhang result = nvme_alloc_sq(dev, qid, nvmeq);
509982388eaSZhikang Zhang if (result < 0)
510982388eaSZhikang Zhang goto release_sq;
511982388eaSZhikang Zhang
512982388eaSZhikang Zhang nvme_init_queue(nvmeq, qid);
513982388eaSZhikang Zhang
514982388eaSZhikang Zhang return result;
515982388eaSZhikang Zhang
516982388eaSZhikang Zhang release_sq:
517982388eaSZhikang Zhang nvme_delete_sq(dev, qid);
518982388eaSZhikang Zhang release_cq:
519982388eaSZhikang Zhang nvme_delete_cq(dev, qid);
520982388eaSZhikang Zhang
521982388eaSZhikang Zhang return result;
522982388eaSZhikang Zhang }
523982388eaSZhikang Zhang
nvme_set_queue_count(struct nvme_dev * dev,int count)524982388eaSZhikang Zhang static int nvme_set_queue_count(struct nvme_dev *dev, int count)
525982388eaSZhikang Zhang {
526982388eaSZhikang Zhang int status;
527982388eaSZhikang Zhang u32 result;
528982388eaSZhikang Zhang u32 q_count = (count - 1) | ((count - 1) << 16);
529982388eaSZhikang Zhang
530982388eaSZhikang Zhang status = nvme_set_features(dev, NVME_FEAT_NUM_QUEUES,
531982388eaSZhikang Zhang q_count, 0, &result);
532982388eaSZhikang Zhang
533982388eaSZhikang Zhang if (status < 0)
534982388eaSZhikang Zhang return status;
535982388eaSZhikang Zhang if (status > 1)
536982388eaSZhikang Zhang return 0;
537982388eaSZhikang Zhang
538982388eaSZhikang Zhang return min(result & 0xffff, result >> 16) + 1;
539982388eaSZhikang Zhang }
540982388eaSZhikang Zhang
nvme_create_io_queues(struct nvme_dev * dev)541982388eaSZhikang Zhang static void nvme_create_io_queues(struct nvme_dev *dev)
542982388eaSZhikang Zhang {
543982388eaSZhikang Zhang unsigned int i;
544982388eaSZhikang Zhang
545982388eaSZhikang Zhang for (i = dev->queue_count; i <= dev->max_qid; i++)
546982388eaSZhikang Zhang if (!nvme_alloc_queue(dev, i, dev->q_depth))
547982388eaSZhikang Zhang break;
548982388eaSZhikang Zhang
549982388eaSZhikang Zhang for (i = dev->online_queues; i <= dev->queue_count - 1; i++)
550982388eaSZhikang Zhang if (nvme_create_queue(dev->queues[i], i))
551982388eaSZhikang Zhang break;
552982388eaSZhikang Zhang }
553982388eaSZhikang Zhang
nvme_setup_io_queues(struct nvme_dev * dev)554982388eaSZhikang Zhang static int nvme_setup_io_queues(struct nvme_dev *dev)
555982388eaSZhikang Zhang {
556982388eaSZhikang Zhang int nr_io_queues;
557982388eaSZhikang Zhang int result;
558982388eaSZhikang Zhang
559982388eaSZhikang Zhang nr_io_queues = 1;
560982388eaSZhikang Zhang result = nvme_set_queue_count(dev, nr_io_queues);
561982388eaSZhikang Zhang if (result <= 0)
562982388eaSZhikang Zhang return result;
563982388eaSZhikang Zhang
564982388eaSZhikang Zhang dev->max_qid = nr_io_queues;
565982388eaSZhikang Zhang
566982388eaSZhikang Zhang /* Free previously allocated queues */
567982388eaSZhikang Zhang nvme_free_queues(dev, nr_io_queues + 1);
568982388eaSZhikang Zhang nvme_create_io_queues(dev);
569982388eaSZhikang Zhang
570982388eaSZhikang Zhang return 0;
571982388eaSZhikang Zhang }
572982388eaSZhikang Zhang
nvme_get_info_from_identify(struct nvme_dev * dev)573982388eaSZhikang Zhang static int nvme_get_info_from_identify(struct nvme_dev *dev)
574982388eaSZhikang Zhang {
575704e040aSBin Meng ALLOC_CACHE_ALIGN_BUFFER(char, buf, sizeof(struct nvme_id_ctrl));
576704e040aSBin Meng struct nvme_id_ctrl *ctrl = (struct nvme_id_ctrl *)buf;
577982388eaSZhikang Zhang int ret;
578b65c6921SBin Meng int shift = NVME_CAP_MPSMIN(dev->cap) + 12;
579982388eaSZhikang Zhang
580982388eaSZhikang Zhang ret = nvme_identify(dev, 0, 1, (dma_addr_t)ctrl);
581982388eaSZhikang Zhang if (ret)
582982388eaSZhikang Zhang return -EIO;
583982388eaSZhikang Zhang
584982388eaSZhikang Zhang dev->nn = le32_to_cpu(ctrl->nn);
585982388eaSZhikang Zhang dev->vwc = ctrl->vwc;
586982388eaSZhikang Zhang memcpy(dev->serial, ctrl->sn, sizeof(ctrl->sn));
587982388eaSZhikang Zhang memcpy(dev->model, ctrl->mn, sizeof(ctrl->mn));
588982388eaSZhikang Zhang memcpy(dev->firmware_rev, ctrl->fr, sizeof(ctrl->fr));
589982388eaSZhikang Zhang if (ctrl->mdts)
590982388eaSZhikang Zhang dev->max_transfer_shift = (ctrl->mdts + shift);
591beb5f521SBin Meng else {
592beb5f521SBin Meng /*
593beb5f521SBin Meng * Maximum Data Transfer Size (MDTS) field indicates the maximum
594beb5f521SBin Meng * data transfer size between the host and the controller. The
595beb5f521SBin Meng * host should not submit a command that exceeds this transfer
596beb5f521SBin Meng * size. The value is in units of the minimum memory page size
597beb5f521SBin Meng * and is reported as a power of two (2^n).
598beb5f521SBin Meng *
599beb5f521SBin Meng * The spec also says: a value of 0h indicates no restrictions
600beb5f521SBin Meng * on transfer size. But in nvme_blk_read/write() below we have
601beb5f521SBin Meng * the following algorithm for maximum number of logic blocks
602beb5f521SBin Meng * per transfer:
603beb5f521SBin Meng *
604beb5f521SBin Meng * u16 lbas = 1 << (dev->max_transfer_shift - ns->lba_shift);
605beb5f521SBin Meng *
606beb5f521SBin Meng * In order for lbas not to overflow, the maximum number is 15
607beb5f521SBin Meng * which means dev->max_transfer_shift = 15 + 9 (ns->lba_shift).
608beb5f521SBin Meng * Let's use 20 which provides 1MB size.
609beb5f521SBin Meng */
610beb5f521SBin Meng dev->max_transfer_shift = 20;
611beb5f521SBin Meng }
612982388eaSZhikang Zhang
613982388eaSZhikang Zhang return 0;
614982388eaSZhikang Zhang }
615982388eaSZhikang Zhang
nvme_scan_namespace(void)616982388eaSZhikang Zhang int nvme_scan_namespace(void)
617982388eaSZhikang Zhang {
618982388eaSZhikang Zhang struct uclass *uc;
619982388eaSZhikang Zhang struct udevice *dev;
620982388eaSZhikang Zhang int ret;
621982388eaSZhikang Zhang
622982388eaSZhikang Zhang ret = uclass_get(UCLASS_NVME, &uc);
623982388eaSZhikang Zhang if (ret)
624982388eaSZhikang Zhang return ret;
625982388eaSZhikang Zhang
626982388eaSZhikang Zhang uclass_foreach_dev(dev, uc) {
627982388eaSZhikang Zhang ret = device_probe(dev);
628982388eaSZhikang Zhang if (ret)
629982388eaSZhikang Zhang return ret;
630982388eaSZhikang Zhang }
631982388eaSZhikang Zhang
632982388eaSZhikang Zhang return 0;
633982388eaSZhikang Zhang }
634982388eaSZhikang Zhang
nvme_blk_probe(struct udevice * udev)635982388eaSZhikang Zhang static int nvme_blk_probe(struct udevice *udev)
636982388eaSZhikang Zhang {
637982388eaSZhikang Zhang struct nvme_dev *ndev = dev_get_priv(udev->parent);
638982388eaSZhikang Zhang struct blk_desc *desc = dev_get_uclass_platdata(udev);
639982388eaSZhikang Zhang struct nvme_ns *ns = dev_get_priv(udev);
640982388eaSZhikang Zhang u8 flbas;
641704e040aSBin Meng ALLOC_CACHE_ALIGN_BUFFER(char, buf, sizeof(struct nvme_id_ns));
642704e040aSBin Meng struct nvme_id_ns *id = (struct nvme_id_ns *)buf;
643e5dc2d26SBin Meng struct pci_child_platdata *pplat;
644982388eaSZhikang Zhang
645982388eaSZhikang Zhang memset(ns, 0, sizeof(*ns));
646982388eaSZhikang Zhang ns->dev = ndev;
64718aa5a41SBin Meng /* extract the namespace id from the block device name */
64818aa5a41SBin Meng ns->ns_id = trailing_strtol(udev->name) + 1;
649982388eaSZhikang Zhang if (nvme_identify(ndev, ns->ns_id, 0, (dma_addr_t)id))
650982388eaSZhikang Zhang return -EIO;
651982388eaSZhikang Zhang
652982388eaSZhikang Zhang flbas = id->flbas & NVME_NS_FLBAS_LBA_MASK;
653982388eaSZhikang Zhang ns->flbas = flbas;
654982388eaSZhikang Zhang ns->lba_shift = id->lbaf[flbas].ds;
655f81d83d5SJon Nettleton ns->mode_select_num_blocks = le64_to_cpu(id->nsze);
656982388eaSZhikang Zhang ns->mode_select_block_len = 1 << ns->lba_shift;
657982388eaSZhikang Zhang list_add(&ns->list, &ndev->namespaces);
658982388eaSZhikang Zhang
659982388eaSZhikang Zhang desc->lba = ns->mode_select_num_blocks;
660982388eaSZhikang Zhang desc->log2blksz = ns->lba_shift;
661982388eaSZhikang Zhang desc->blksz = 1 << ns->lba_shift;
662982388eaSZhikang Zhang desc->bdev = udev;
663e5dc2d26SBin Meng pplat = dev_get_parent_platdata(udev->parent);
664e5dc2d26SBin Meng sprintf(desc->vendor, "0x%.4x", pplat->vendor);
665982388eaSZhikang Zhang memcpy(desc->product, ndev->serial, sizeof(ndev->serial));
666982388eaSZhikang Zhang memcpy(desc->revision, ndev->firmware_rev, sizeof(ndev->firmware_rev));
667982388eaSZhikang Zhang
668982388eaSZhikang Zhang return 0;
669982388eaSZhikang Zhang }
670982388eaSZhikang Zhang
nvme_blk_rw(struct udevice * udev,lbaint_t blknr,lbaint_t blkcnt,void * buffer,bool read)671625a483cSBin Meng static ulong nvme_blk_rw(struct udevice *udev, lbaint_t blknr,
672625a483cSBin Meng lbaint_t blkcnt, void *buffer, bool read)
673982388eaSZhikang Zhang {
674982388eaSZhikang Zhang struct nvme_ns *ns = dev_get_priv(udev);
675982388eaSZhikang Zhang struct nvme_dev *dev = ns->dev;
676982388eaSZhikang Zhang struct nvme_command c;
677982388eaSZhikang Zhang struct blk_desc *desc = dev_get_uclass_platdata(udev);
678982388eaSZhikang Zhang int status;
679982388eaSZhikang Zhang u64 prp2;
680982388eaSZhikang Zhang u64 total_len = blkcnt << desc->log2blksz;
681982388eaSZhikang Zhang u64 temp_len = total_len;
682982388eaSZhikang Zhang
683982388eaSZhikang Zhang u64 slba = blknr;
684982388eaSZhikang Zhang u16 lbas = 1 << (dev->max_transfer_shift - ns->lba_shift);
685982388eaSZhikang Zhang u64 total_lbas = blkcnt;
686982388eaSZhikang Zhang
687704e040aSBin Meng if (!read)
688704e040aSBin Meng flush_dcache_range((unsigned long)buffer,
689704e040aSBin Meng (unsigned long)buffer + total_len);
690704e040aSBin Meng
691625a483cSBin Meng c.rw.opcode = read ? nvme_cmd_read : nvme_cmd_write;
692982388eaSZhikang Zhang c.rw.flags = 0;
693982388eaSZhikang Zhang c.rw.nsid = cpu_to_le32(ns->ns_id);
694982388eaSZhikang Zhang c.rw.control = 0;
695982388eaSZhikang Zhang c.rw.dsmgmt = 0;
696982388eaSZhikang Zhang c.rw.reftag = 0;
697982388eaSZhikang Zhang c.rw.apptag = 0;
698982388eaSZhikang Zhang c.rw.appmask = 0;
699982388eaSZhikang Zhang c.rw.metadata = 0;
700982388eaSZhikang Zhang
701982388eaSZhikang Zhang while (total_lbas) {
702982388eaSZhikang Zhang if (total_lbas < lbas) {
703982388eaSZhikang Zhang lbas = (u16)total_lbas;
704982388eaSZhikang Zhang total_lbas = 0;
705982388eaSZhikang Zhang } else {
706982388eaSZhikang Zhang total_lbas -= lbas;
707982388eaSZhikang Zhang }
708982388eaSZhikang Zhang
709625a483cSBin Meng if (nvme_setup_prps(dev, &prp2,
710625a483cSBin Meng lbas << ns->lba_shift, (ulong)buffer))
711982388eaSZhikang Zhang return -EIO;
712982388eaSZhikang Zhang c.rw.slba = cpu_to_le64(slba);
713982388eaSZhikang Zhang slba += lbas;
714982388eaSZhikang Zhang c.rw.length = cpu_to_le16(lbas - 1);
715982388eaSZhikang Zhang c.rw.prp1 = cpu_to_le64((ulong)buffer);
716982388eaSZhikang Zhang c.rw.prp2 = cpu_to_le64(prp2);
717722e668dSBin Meng status = nvme_submit_sync_cmd(dev->queues[NVME_IO_Q],
718982388eaSZhikang Zhang &c, NULL, IO_TIMEOUT);
719982388eaSZhikang Zhang if (status)
720982388eaSZhikang Zhang break;
72152a5690eSBin Meng temp_len -= (u32)lbas << ns->lba_shift;
722982388eaSZhikang Zhang buffer += lbas << ns->lba_shift;
723982388eaSZhikang Zhang }
724982388eaSZhikang Zhang
725704e040aSBin Meng if (read)
726704e040aSBin Meng invalidate_dcache_range((unsigned long)buffer,
727704e040aSBin Meng (unsigned long)buffer + total_len);
728704e040aSBin Meng
729982388eaSZhikang Zhang return (total_len - temp_len) >> desc->log2blksz;
730982388eaSZhikang Zhang }
731982388eaSZhikang Zhang
nvme_blk_read(struct udevice * udev,lbaint_t blknr,lbaint_t blkcnt,void * buffer)732625a483cSBin Meng static ulong nvme_blk_read(struct udevice *udev, lbaint_t blknr,
733625a483cSBin Meng lbaint_t blkcnt, void *buffer)
734625a483cSBin Meng {
735625a483cSBin Meng return nvme_blk_rw(udev, blknr, blkcnt, buffer, true);
736625a483cSBin Meng }
737625a483cSBin Meng
nvme_blk_write(struct udevice * udev,lbaint_t blknr,lbaint_t blkcnt,const void * buffer)738982388eaSZhikang Zhang static ulong nvme_blk_write(struct udevice *udev, lbaint_t blknr,
739982388eaSZhikang Zhang lbaint_t blkcnt, const void *buffer)
740982388eaSZhikang Zhang {
741625a483cSBin Meng return nvme_blk_rw(udev, blknr, blkcnt, (void *)buffer, false);
742982388eaSZhikang Zhang }
743982388eaSZhikang Zhang
744982388eaSZhikang Zhang static const struct blk_ops nvme_blk_ops = {
745982388eaSZhikang Zhang .read = nvme_blk_read,
746982388eaSZhikang Zhang .write = nvme_blk_write,
747982388eaSZhikang Zhang };
748982388eaSZhikang Zhang
749982388eaSZhikang Zhang U_BOOT_DRIVER(nvme_blk) = {
750982388eaSZhikang Zhang .name = "nvme-blk",
751982388eaSZhikang Zhang .id = UCLASS_BLK,
752982388eaSZhikang Zhang .probe = nvme_blk_probe,
753982388eaSZhikang Zhang .ops = &nvme_blk_ops,
754982388eaSZhikang Zhang .priv_auto_alloc_size = sizeof(struct nvme_ns),
755982388eaSZhikang Zhang };
756982388eaSZhikang Zhang
nvme_bind(struct udevice * udev)757982388eaSZhikang Zhang static int nvme_bind(struct udevice *udev)
758982388eaSZhikang Zhang {
75918aa5a41SBin Meng static int ndev_num;
760982388eaSZhikang Zhang char name[20];
76118aa5a41SBin Meng
76218aa5a41SBin Meng sprintf(name, "nvme#%d", ndev_num++);
763982388eaSZhikang Zhang
764982388eaSZhikang Zhang return device_set_name(udev, name);
765982388eaSZhikang Zhang }
766982388eaSZhikang Zhang
nvme_probe(struct udevice * udev)767982388eaSZhikang Zhang static int nvme_probe(struct udevice *udev)
768982388eaSZhikang Zhang {
769982388eaSZhikang Zhang int ret;
770982388eaSZhikang Zhang struct nvme_dev *ndev = dev_get_priv(udev);
771982388eaSZhikang Zhang
772982388eaSZhikang Zhang ndev->instance = trailing_strtol(udev->name);
773982388eaSZhikang Zhang
774982388eaSZhikang Zhang INIT_LIST_HEAD(&ndev->namespaces);
775982388eaSZhikang Zhang ndev->bar = dm_pci_map_bar(udev, PCI_BASE_ADDRESS_0,
776982388eaSZhikang Zhang PCI_REGION_MEM);
777982388eaSZhikang Zhang if (readl(&ndev->bar->csts) == -1) {
778982388eaSZhikang Zhang ret = -ENODEV;
779982388eaSZhikang Zhang printf("Error: %s: Out of memory!\n", udev->name);
780982388eaSZhikang Zhang goto free_nvme;
781982388eaSZhikang Zhang }
782982388eaSZhikang Zhang
783722e668dSBin Meng ndev->queues = malloc(NVME_Q_NUM * sizeof(struct nvme_queue *));
784982388eaSZhikang Zhang if (!ndev->queues) {
785982388eaSZhikang Zhang ret = -ENOMEM;
786982388eaSZhikang Zhang printf("Error: %s: Out of memory!\n", udev->name);
787982388eaSZhikang Zhang goto free_nvme;
788982388eaSZhikang Zhang }
78937d46870SBin Meng memset(ndev->queues, 0, NVME_Q_NUM * sizeof(struct nvme_queue *));
790982388eaSZhikang Zhang
791982388eaSZhikang Zhang ndev->prp_pool = malloc(MAX_PRP_POOL);
792982388eaSZhikang Zhang if (!ndev->prp_pool) {
793982388eaSZhikang Zhang ret = -ENOMEM;
794982388eaSZhikang Zhang printf("Error: %s: Out of memory!\n", udev->name);
795982388eaSZhikang Zhang goto free_nvme;
796982388eaSZhikang Zhang }
797982388eaSZhikang Zhang ndev->prp_entry_num = MAX_PRP_POOL >> 3;
798982388eaSZhikang Zhang
799b65c6921SBin Meng ndev->cap = nvme_readq(&ndev->bar->cap);
800b65c6921SBin Meng ndev->q_depth = min_t(int, NVME_CAP_MQES(ndev->cap) + 1, NVME_Q_DEPTH);
801b65c6921SBin Meng ndev->db_stride = 1 << NVME_CAP_STRIDE(ndev->cap);
802982388eaSZhikang Zhang ndev->dbs = ((void __iomem *)ndev->bar) + 4096;
803982388eaSZhikang Zhang
804982388eaSZhikang Zhang ret = nvme_configure_admin_queue(ndev);
805982388eaSZhikang Zhang if (ret)
806982388eaSZhikang Zhang goto free_queue;
807982388eaSZhikang Zhang
808982388eaSZhikang Zhang ret = nvme_setup_io_queues(ndev);
809982388eaSZhikang Zhang if (ret)
810982388eaSZhikang Zhang goto free_queue;
811982388eaSZhikang Zhang
812982388eaSZhikang Zhang nvme_get_info_from_identify(ndev);
813982388eaSZhikang Zhang
814982388eaSZhikang Zhang return 0;
815982388eaSZhikang Zhang
816982388eaSZhikang Zhang free_queue:
817982388eaSZhikang Zhang free((void *)ndev->queues);
818982388eaSZhikang Zhang free_nvme:
819982388eaSZhikang Zhang return ret;
820982388eaSZhikang Zhang }
821982388eaSZhikang Zhang
822982388eaSZhikang Zhang U_BOOT_DRIVER(nvme) = {
823982388eaSZhikang Zhang .name = "nvme",
824982388eaSZhikang Zhang .id = UCLASS_NVME,
825982388eaSZhikang Zhang .bind = nvme_bind,
826982388eaSZhikang Zhang .probe = nvme_probe,
827982388eaSZhikang Zhang .priv_auto_alloc_size = sizeof(struct nvme_dev),
828982388eaSZhikang Zhang };
829982388eaSZhikang Zhang
830982388eaSZhikang Zhang struct pci_device_id nvme_supported[] = {
8310deb9131SJon Nettleton { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, ~0) },
832982388eaSZhikang Zhang {}
833982388eaSZhikang Zhang };
834982388eaSZhikang Zhang
835982388eaSZhikang Zhang U_BOOT_PCI_DEVICE(nvme, nvme_supported);
836