1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
275ba6d69SMike Frysinger /*
375ba6d69SMike Frysinger * SMSC LAN9[12]1[567] Network driver
475ba6d69SMike Frysinger *
575ba6d69SMike Frysinger * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
675ba6d69SMike Frysinger */
775ba6d69SMike Frysinger
875ba6d69SMike Frysinger #ifndef _SMC911X_H_
975ba6d69SMike Frysinger #define _SMC911X_H_
1075ba6d69SMike Frysinger
1175ba6d69SMike Frysinger #include <linux/types.h>
1275ba6d69SMike Frysinger
13736fead8SBen Warren #define DRIVERNAME "smc911x"
14736fead8SBen Warren
15736fead8SBen Warren #if defined (CONFIG_SMC911X_32_BIT) && \
16736fead8SBen Warren defined (CONFIG_SMC911X_16_BIT)
17736fead8SBen Warren #error "SMC911X: Only one of CONFIG_SMC911X_32_BIT and \
18736fead8SBen Warren CONFIG_SMC911X_16_BIT shall be set"
1975ba6d69SMike Frysinger #endif
2075ba6d69SMike Frysinger
21736fead8SBen Warren #if defined (CONFIG_SMC911X_32_BIT)
__smc911x_reg_read(struct eth_device * dev,u32 offset)22736fead8SBen Warren static inline u32 __smc911x_reg_read(struct eth_device *dev, u32 offset)
2375ba6d69SMike Frysinger {
24736fead8SBen Warren return *(volatile u32*)(dev->iobase + offset);
2575ba6d69SMike Frysinger }
26736fead8SBen Warren u32 smc911x_reg_read(struct eth_device *dev, u32 offset)
27736fead8SBen Warren __attribute__((weak, alias("__smc911x_reg_read")));
2875ba6d69SMike Frysinger
__smc911x_reg_write(struct eth_device * dev,u32 offset,u32 val)29736fead8SBen Warren static inline void __smc911x_reg_write(struct eth_device *dev,
30736fead8SBen Warren u32 offset, u32 val)
3175ba6d69SMike Frysinger {
32736fead8SBen Warren *(volatile u32*)(dev->iobase + offset) = val;
3375ba6d69SMike Frysinger }
34736fead8SBen Warren void smc911x_reg_write(struct eth_device *dev, u32 offset, u32 val)
35736fead8SBen Warren __attribute__((weak, alias("__smc911x_reg_write")));
36736fead8SBen Warren #elif defined (CONFIG_SMC911X_16_BIT)
smc911x_reg_read(struct eth_device * dev,u32 offset)37736fead8SBen Warren static inline u32 smc911x_reg_read(struct eth_device *dev, u32 offset)
3875ba6d69SMike Frysinger {
39736fead8SBen Warren volatile u16 *addr_16 = (u16 *)(dev->iobase + offset);
4075ba6d69SMike Frysinger return ((*addr_16 & 0x0000ffff) | (*(addr_16 + 1) << 16));
4175ba6d69SMike Frysinger }
smc911x_reg_write(struct eth_device * dev,u32 offset,u32 val)42736fead8SBen Warren static inline void smc911x_reg_write(struct eth_device *dev,
43736fead8SBen Warren u32 offset, u32 val)
4475ba6d69SMike Frysinger {
45736fead8SBen Warren *(volatile u16 *)(dev->iobase + offset) = (u16)val;
46736fead8SBen Warren *(volatile u16 *)(dev->iobase + offset + 2) = (u16)(val >> 16);
4775ba6d69SMike Frysinger }
4875ba6d69SMike Frysinger #else
4975ba6d69SMike Frysinger #error "SMC911X: undefined bus width"
50736fead8SBen Warren #endif /* CONFIG_SMC911X_16_BIT */
5175ba6d69SMike Frysinger
5275ba6d69SMike Frysinger /* Below are the register offsets and bit definitions
5375ba6d69SMike Frysinger * of the Lan911x memory space
5475ba6d69SMike Frysinger */
55736fead8SBen Warren #define RX_DATA_FIFO 0x00
5675ba6d69SMike Frysinger
57736fead8SBen Warren #define TX_DATA_FIFO 0x20
5875ba6d69SMike Frysinger #define TX_CMD_A_INT_ON_COMP 0x80000000
5975ba6d69SMike Frysinger #define TX_CMD_A_INT_BUF_END_ALGN 0x03000000
6075ba6d69SMike Frysinger #define TX_CMD_A_INT_4_BYTE_ALGN 0x00000000
6175ba6d69SMike Frysinger #define TX_CMD_A_INT_16_BYTE_ALGN 0x01000000
6275ba6d69SMike Frysinger #define TX_CMD_A_INT_32_BYTE_ALGN 0x02000000
6375ba6d69SMike Frysinger #define TX_CMD_A_INT_DATA_OFFSET 0x001F0000
6475ba6d69SMike Frysinger #define TX_CMD_A_INT_FIRST_SEG 0x00002000
6575ba6d69SMike Frysinger #define TX_CMD_A_INT_LAST_SEG 0x00001000
6675ba6d69SMike Frysinger #define TX_CMD_A_BUF_SIZE 0x000007FF
6775ba6d69SMike Frysinger #define TX_CMD_B_PKT_TAG 0xFFFF0000
6875ba6d69SMike Frysinger #define TX_CMD_B_ADD_CRC_DISABLE 0x00002000
6975ba6d69SMike Frysinger #define TX_CMD_B_DISABLE_PADDING 0x00001000
7075ba6d69SMike Frysinger #define TX_CMD_B_PKT_BYTE_LENGTH 0x000007FF
7175ba6d69SMike Frysinger
72736fead8SBen Warren #define RX_STATUS_FIFO 0x40
7375ba6d69SMike Frysinger #define RX_STS_PKT_LEN 0x3FFF0000
7475ba6d69SMike Frysinger #define RX_STS_ES 0x00008000
7575ba6d69SMike Frysinger #define RX_STS_BCST 0x00002000
7675ba6d69SMike Frysinger #define RX_STS_LEN_ERR 0x00001000
7775ba6d69SMike Frysinger #define RX_STS_RUNT_ERR 0x00000800
7875ba6d69SMike Frysinger #define RX_STS_MCAST 0x00000400
7975ba6d69SMike Frysinger #define RX_STS_TOO_LONG 0x00000080
8075ba6d69SMike Frysinger #define RX_STS_COLL 0x00000040
8175ba6d69SMike Frysinger #define RX_STS_ETH_TYPE 0x00000020
8275ba6d69SMike Frysinger #define RX_STS_WDOG_TMT 0x00000010
8375ba6d69SMike Frysinger #define RX_STS_MII_ERR 0x00000008
8475ba6d69SMike Frysinger #define RX_STS_DRIBBLING 0x00000004
8575ba6d69SMike Frysinger #define RX_STS_CRC_ERR 0x00000002
86736fead8SBen Warren #define RX_STATUS_FIFO_PEEK 0x44
87736fead8SBen Warren #define TX_STATUS_FIFO 0x48
8875ba6d69SMike Frysinger #define TX_STS_TAG 0xFFFF0000
8975ba6d69SMike Frysinger #define TX_STS_ES 0x00008000
9075ba6d69SMike Frysinger #define TX_STS_LOC 0x00000800
9175ba6d69SMike Frysinger #define TX_STS_NO_CARR 0x00000400
9275ba6d69SMike Frysinger #define TX_STS_LATE_COLL 0x00000200
9375ba6d69SMike Frysinger #define TX_STS_MANY_COLL 0x00000100
9475ba6d69SMike Frysinger #define TX_STS_COLL_CNT 0x00000078
9575ba6d69SMike Frysinger #define TX_STS_MANY_DEFER 0x00000004
9675ba6d69SMike Frysinger #define TX_STS_UNDERRUN 0x00000002
9775ba6d69SMike Frysinger #define TX_STS_DEFERRED 0x00000001
98736fead8SBen Warren #define TX_STATUS_FIFO_PEEK 0x4C
99736fead8SBen Warren #define ID_REV 0x50
10075ba6d69SMike Frysinger #define ID_REV_CHIP_ID 0xFFFF0000 /* RO */
10175ba6d69SMike Frysinger #define ID_REV_REV_ID 0x0000FFFF /* RO */
10275ba6d69SMike Frysinger
103736fead8SBen Warren #define INT_CFG 0x54
10475ba6d69SMike Frysinger #define INT_CFG_INT_DEAS 0xFF000000 /* R/W */
10575ba6d69SMike Frysinger #define INT_CFG_INT_DEAS_CLR 0x00004000
10675ba6d69SMike Frysinger #define INT_CFG_INT_DEAS_STS 0x00002000
10775ba6d69SMike Frysinger #define INT_CFG_IRQ_INT 0x00001000 /* RO */
10875ba6d69SMike Frysinger #define INT_CFG_IRQ_EN 0x00000100 /* R/W */
109736fead8SBen Warren /* R/W Not Affected by SW Reset */
110736fead8SBen Warren #define INT_CFG_IRQ_POL 0x00000010
111736fead8SBen Warren /* R/W Not Affected by SW Reset */
112736fead8SBen Warren #define INT_CFG_IRQ_TYPE 0x00000001
11375ba6d69SMike Frysinger
114736fead8SBen Warren #define INT_STS 0x58
11575ba6d69SMike Frysinger #define INT_STS_SW_INT 0x80000000 /* R/WC */
11675ba6d69SMike Frysinger #define INT_STS_TXSTOP_INT 0x02000000 /* R/WC */
11775ba6d69SMike Frysinger #define INT_STS_RXSTOP_INT 0x01000000 /* R/WC */
11875ba6d69SMike Frysinger #define INT_STS_RXDFH_INT 0x00800000 /* R/WC */
11975ba6d69SMike Frysinger #define INT_STS_RXDF_INT 0x00400000 /* R/WC */
12075ba6d69SMike Frysinger #define INT_STS_TX_IOC 0x00200000 /* R/WC */
12175ba6d69SMike Frysinger #define INT_STS_RXD_INT 0x00100000 /* R/WC */
12275ba6d69SMike Frysinger #define INT_STS_GPT_INT 0x00080000 /* R/WC */
12375ba6d69SMike Frysinger #define INT_STS_PHY_INT 0x00040000 /* RO */
12475ba6d69SMike Frysinger #define INT_STS_PME_INT 0x00020000 /* R/WC */
12575ba6d69SMike Frysinger #define INT_STS_TXSO 0x00010000 /* R/WC */
12675ba6d69SMike Frysinger #define INT_STS_RWT 0x00008000 /* R/WC */
12775ba6d69SMike Frysinger #define INT_STS_RXE 0x00004000 /* R/WC */
12875ba6d69SMike Frysinger #define INT_STS_TXE 0x00002000 /* R/WC */
12975ba6d69SMike Frysinger /*#define INT_STS_ERX 0x00001000*/ /* R/WC */
13075ba6d69SMike Frysinger #define INT_STS_TDFU 0x00000800 /* R/WC */
13175ba6d69SMike Frysinger #define INT_STS_TDFO 0x00000400 /* R/WC */
13275ba6d69SMike Frysinger #define INT_STS_TDFA 0x00000200 /* R/WC */
13375ba6d69SMike Frysinger #define INT_STS_TSFF 0x00000100 /* R/WC */
13475ba6d69SMike Frysinger #define INT_STS_TSFL 0x00000080 /* R/WC */
13575ba6d69SMike Frysinger /*#define INT_STS_RXDF 0x00000040*/ /* R/WC */
13675ba6d69SMike Frysinger #define INT_STS_RDFO 0x00000040 /* R/WC */
13775ba6d69SMike Frysinger #define INT_STS_RDFL 0x00000020 /* R/WC */
13875ba6d69SMike Frysinger #define INT_STS_RSFF 0x00000010 /* R/WC */
13975ba6d69SMike Frysinger #define INT_STS_RSFL 0x00000008 /* R/WC */
14075ba6d69SMike Frysinger #define INT_STS_GPIO2_INT 0x00000004 /* R/WC */
14175ba6d69SMike Frysinger #define INT_STS_GPIO1_INT 0x00000002 /* R/WC */
14275ba6d69SMike Frysinger #define INT_STS_GPIO0_INT 0x00000001 /* R/WC */
143736fead8SBen Warren #define INT_EN 0x5C
14475ba6d69SMike Frysinger #define INT_EN_SW_INT_EN 0x80000000 /* R/W */
14575ba6d69SMike Frysinger #define INT_EN_TXSTOP_INT_EN 0x02000000 /* R/W */
14675ba6d69SMike Frysinger #define INT_EN_RXSTOP_INT_EN 0x01000000 /* R/W */
14775ba6d69SMike Frysinger #define INT_EN_RXDFH_INT_EN 0x00800000 /* R/W */
14875ba6d69SMike Frysinger /*#define INT_EN_RXDF_INT_EN 0x00400000*/ /* R/W */
14975ba6d69SMike Frysinger #define INT_EN_TIOC_INT_EN 0x00200000 /* R/W */
15075ba6d69SMike Frysinger #define INT_EN_RXD_INT_EN 0x00100000 /* R/W */
15175ba6d69SMike Frysinger #define INT_EN_GPT_INT_EN 0x00080000 /* R/W */
15275ba6d69SMike Frysinger #define INT_EN_PHY_INT_EN 0x00040000 /* R/W */
15375ba6d69SMike Frysinger #define INT_EN_PME_INT_EN 0x00020000 /* R/W */
15475ba6d69SMike Frysinger #define INT_EN_TXSO_EN 0x00010000 /* R/W */
15575ba6d69SMike Frysinger #define INT_EN_RWT_EN 0x00008000 /* R/W */
15675ba6d69SMike Frysinger #define INT_EN_RXE_EN 0x00004000 /* R/W */
15775ba6d69SMike Frysinger #define INT_EN_TXE_EN 0x00002000 /* R/W */
15875ba6d69SMike Frysinger /*#define INT_EN_ERX_EN 0x00001000*/ /* R/W */
15975ba6d69SMike Frysinger #define INT_EN_TDFU_EN 0x00000800 /* R/W */
16075ba6d69SMike Frysinger #define INT_EN_TDFO_EN 0x00000400 /* R/W */
16175ba6d69SMike Frysinger #define INT_EN_TDFA_EN 0x00000200 /* R/W */
16275ba6d69SMike Frysinger #define INT_EN_TSFF_EN 0x00000100 /* R/W */
16375ba6d69SMike Frysinger #define INT_EN_TSFL_EN 0x00000080 /* R/W */
16475ba6d69SMike Frysinger /*#define INT_EN_RXDF_EN 0x00000040*/ /* R/W */
16575ba6d69SMike Frysinger #define INT_EN_RDFO_EN 0x00000040 /* R/W */
16675ba6d69SMike Frysinger #define INT_EN_RDFL_EN 0x00000020 /* R/W */
16775ba6d69SMike Frysinger #define INT_EN_RSFF_EN 0x00000010 /* R/W */
16875ba6d69SMike Frysinger #define INT_EN_RSFL_EN 0x00000008 /* R/W */
16975ba6d69SMike Frysinger #define INT_EN_GPIO2_INT 0x00000004 /* R/W */
17075ba6d69SMike Frysinger #define INT_EN_GPIO1_INT 0x00000002 /* R/W */
17175ba6d69SMike Frysinger #define INT_EN_GPIO0_INT 0x00000001 /* R/W */
17275ba6d69SMike Frysinger
173736fead8SBen Warren #define BYTE_TEST 0x64
174736fead8SBen Warren #define FIFO_INT 0x68
17575ba6d69SMike Frysinger #define FIFO_INT_TX_AVAIL_LEVEL 0xFF000000 /* R/W */
17675ba6d69SMike Frysinger #define FIFO_INT_TX_STS_LEVEL 0x00FF0000 /* R/W */
17775ba6d69SMike Frysinger #define FIFO_INT_RX_AVAIL_LEVEL 0x0000FF00 /* R/W */
17875ba6d69SMike Frysinger #define FIFO_INT_RX_STS_LEVEL 0x000000FF /* R/W */
17975ba6d69SMike Frysinger
180736fead8SBen Warren #define RX_CFG 0x6C
18175ba6d69SMike Frysinger #define RX_CFG_RX_END_ALGN 0xC0000000 /* R/W */
18275ba6d69SMike Frysinger #define RX_CFG_RX_END_ALGN4 0x00000000 /* R/W */
18375ba6d69SMike Frysinger #define RX_CFG_RX_END_ALGN16 0x40000000 /* R/W */
18475ba6d69SMike Frysinger #define RX_CFG_RX_END_ALGN32 0x80000000 /* R/W */
18575ba6d69SMike Frysinger #define RX_CFG_RX_DMA_CNT 0x0FFF0000 /* R/W */
18675ba6d69SMike Frysinger #define RX_CFG_RX_DUMP 0x00008000 /* R/W */
18775ba6d69SMike Frysinger #define RX_CFG_RXDOFF 0x00001F00 /* R/W */
18875ba6d69SMike Frysinger /*#define RX_CFG_RXBAD 0x00000001*/ /* R/W */
18975ba6d69SMike Frysinger
190736fead8SBen Warren #define TX_CFG 0x70
19175ba6d69SMike Frysinger /*#define TX_CFG_TX_DMA_LVL 0xE0000000*/ /* R/W */
192736fead8SBen Warren /* R/W Self Clearing */
193736fead8SBen Warren /*#define TX_CFG_TX_DMA_CNT 0x0FFF0000*/
19475ba6d69SMike Frysinger #define TX_CFG_TXS_DUMP 0x00008000 /* Self Clearing */
19575ba6d69SMike Frysinger #define TX_CFG_TXD_DUMP 0x00004000 /* Self Clearing */
19675ba6d69SMike Frysinger #define TX_CFG_TXSAO 0x00000004 /* R/W */
19775ba6d69SMike Frysinger #define TX_CFG_TX_ON 0x00000002 /* R/W */
19875ba6d69SMike Frysinger #define TX_CFG_STOP_TX 0x00000001 /* Self Clearing */
19975ba6d69SMike Frysinger
200736fead8SBen Warren #define HW_CFG 0x74
20175ba6d69SMike Frysinger #define HW_CFG_TTM 0x00200000 /* R/W */
20275ba6d69SMike Frysinger #define HW_CFG_SF 0x00100000 /* R/W */
20375ba6d69SMike Frysinger #define HW_CFG_TX_FIF_SZ 0x000F0000 /* R/W */
20475ba6d69SMike Frysinger #define HW_CFG_TR 0x00003000 /* R/W */
20575ba6d69SMike Frysinger #define HW_CFG_PHY_CLK_SEL 0x00000060 /* R/W */
20675ba6d69SMike Frysinger #define HW_CFG_PHY_CLK_SEL_INT_PHY 0x00000000 /* R/W */
20775ba6d69SMike Frysinger #define HW_CFG_PHY_CLK_SEL_EXT_PHY 0x00000020 /* R/W */
20875ba6d69SMike Frysinger #define HW_CFG_PHY_CLK_SEL_CLK_DIS 0x00000040 /* R/W */
20975ba6d69SMike Frysinger #define HW_CFG_SMI_SEL 0x00000010 /* R/W */
21075ba6d69SMike Frysinger #define HW_CFG_EXT_PHY_DET 0x00000008 /* RO */
21175ba6d69SMike Frysinger #define HW_CFG_EXT_PHY_EN 0x00000004 /* R/W */
21275ba6d69SMike Frysinger #define HW_CFG_32_16_BIT_MODE 0x00000004 /* RO */
21375ba6d69SMike Frysinger #define HW_CFG_SRST_TO 0x00000002 /* RO */
21475ba6d69SMike Frysinger #define HW_CFG_SRST 0x00000001 /* Self Clearing */
21575ba6d69SMike Frysinger
216736fead8SBen Warren #define RX_DP_CTRL 0x78
21775ba6d69SMike Frysinger #define RX_DP_CTRL_RX_FFWD 0x80000000 /* R/W */
21875ba6d69SMike Frysinger #define RX_DP_CTRL_FFWD_BUSY 0x80000000 /* RO */
21975ba6d69SMike Frysinger
220736fead8SBen Warren #define RX_FIFO_INF 0x7C
22175ba6d69SMike Frysinger #define RX_FIFO_INF_RXSUSED 0x00FF0000 /* RO */
22275ba6d69SMike Frysinger #define RX_FIFO_INF_RXDUSED 0x0000FFFF /* RO */
22375ba6d69SMike Frysinger
224736fead8SBen Warren #define TX_FIFO_INF 0x80
22575ba6d69SMike Frysinger #define TX_FIFO_INF_TSUSED 0x00FF0000 /* RO */
22675ba6d69SMike Frysinger #define TX_FIFO_INF_TDFREE 0x0000FFFF /* RO */
22775ba6d69SMike Frysinger
228736fead8SBen Warren #define PMT_CTRL 0x84
22975ba6d69SMike Frysinger #define PMT_CTRL_PM_MODE 0x00003000 /* Self Clearing */
23075ba6d69SMike Frysinger #define PMT_CTRL_PHY_RST 0x00000400 /* Self Clearing */
23175ba6d69SMike Frysinger #define PMT_CTRL_WOL_EN 0x00000200 /* R/W */
23275ba6d69SMike Frysinger #define PMT_CTRL_ED_EN 0x00000100 /* R/W */
233736fead8SBen Warren /* R/W Not Affected by SW Reset */
234736fead8SBen Warren #define PMT_CTRL_PME_TYPE 0x00000040
23575ba6d69SMike Frysinger #define PMT_CTRL_WUPS 0x00000030 /* R/WC */
23675ba6d69SMike Frysinger #define PMT_CTRL_WUPS_NOWAKE 0x00000000 /* R/WC */
23775ba6d69SMike Frysinger #define PMT_CTRL_WUPS_ED 0x00000010 /* R/WC */
23875ba6d69SMike Frysinger #define PMT_CTRL_WUPS_WOL 0x00000020 /* R/WC */
23975ba6d69SMike Frysinger #define PMT_CTRL_WUPS_MULTI 0x00000030 /* R/WC */
24075ba6d69SMike Frysinger #define PMT_CTRL_PME_IND 0x00000008 /* R/W */
24175ba6d69SMike Frysinger #define PMT_CTRL_PME_POL 0x00000004 /* R/W */
242736fead8SBen Warren /* R/W Not Affected by SW Reset */
243736fead8SBen Warren #define PMT_CTRL_PME_EN 0x00000002
24475ba6d69SMike Frysinger #define PMT_CTRL_READY 0x00000001 /* RO */
24575ba6d69SMike Frysinger
246736fead8SBen Warren #define GPIO_CFG 0x88
24775ba6d69SMike Frysinger #define GPIO_CFG_LED3_EN 0x40000000 /* R/W */
24875ba6d69SMike Frysinger #define GPIO_CFG_LED2_EN 0x20000000 /* R/W */
24975ba6d69SMike Frysinger #define GPIO_CFG_LED1_EN 0x10000000 /* R/W */
25075ba6d69SMike Frysinger #define GPIO_CFG_GPIO2_INT_POL 0x04000000 /* R/W */
25175ba6d69SMike Frysinger #define GPIO_CFG_GPIO1_INT_POL 0x02000000 /* R/W */
25275ba6d69SMike Frysinger #define GPIO_CFG_GPIO0_INT_POL 0x01000000 /* R/W */
25375ba6d69SMike Frysinger #define GPIO_CFG_EEPR_EN 0x00700000 /* R/W */
25475ba6d69SMike Frysinger #define GPIO_CFG_GPIOBUF2 0x00040000 /* R/W */
25575ba6d69SMike Frysinger #define GPIO_CFG_GPIOBUF1 0x00020000 /* R/W */
25675ba6d69SMike Frysinger #define GPIO_CFG_GPIOBUF0 0x00010000 /* R/W */
25775ba6d69SMike Frysinger #define GPIO_CFG_GPIODIR2 0x00000400 /* R/W */
25875ba6d69SMike Frysinger #define GPIO_CFG_GPIODIR1 0x00000200 /* R/W */
25975ba6d69SMike Frysinger #define GPIO_CFG_GPIODIR0 0x00000100 /* R/W */
26075ba6d69SMike Frysinger #define GPIO_CFG_GPIOD4 0x00000010 /* R/W */
26175ba6d69SMike Frysinger #define GPIO_CFG_GPIOD3 0x00000008 /* R/W */
26275ba6d69SMike Frysinger #define GPIO_CFG_GPIOD2 0x00000004 /* R/W */
26375ba6d69SMike Frysinger #define GPIO_CFG_GPIOD1 0x00000002 /* R/W */
26475ba6d69SMike Frysinger #define GPIO_CFG_GPIOD0 0x00000001 /* R/W */
26575ba6d69SMike Frysinger
266736fead8SBen Warren #define GPT_CFG 0x8C
26775ba6d69SMike Frysinger #define GPT_CFG_TIMER_EN 0x20000000 /* R/W */
26875ba6d69SMike Frysinger #define GPT_CFG_GPT_LOAD 0x0000FFFF /* R/W */
26975ba6d69SMike Frysinger
270736fead8SBen Warren #define GPT_CNT 0x90
27175ba6d69SMike Frysinger #define GPT_CNT_GPT_CNT 0x0000FFFF /* RO */
27275ba6d69SMike Frysinger
273736fead8SBen Warren #define ENDIAN 0x98
274736fead8SBen Warren #define FREE_RUN 0x9C
275736fead8SBen Warren #define RX_DROP 0xA0
276736fead8SBen Warren #define MAC_CSR_CMD 0xA4
27775ba6d69SMike Frysinger #define MAC_CSR_CMD_CSR_BUSY 0x80000000 /* Self Clearing */
27875ba6d69SMike Frysinger #define MAC_CSR_CMD_R_NOT_W 0x40000000 /* R/W */
27975ba6d69SMike Frysinger #define MAC_CSR_CMD_CSR_ADDR 0x000000FF /* R/W */
28075ba6d69SMike Frysinger
281736fead8SBen Warren #define MAC_CSR_DATA 0xA8
282736fead8SBen Warren #define AFC_CFG 0xAC
28375ba6d69SMike Frysinger #define AFC_CFG_AFC_HI 0x00FF0000 /* R/W */
28475ba6d69SMike Frysinger #define AFC_CFG_AFC_LO 0x0000FF00 /* R/W */
28575ba6d69SMike Frysinger #define AFC_CFG_BACK_DUR 0x000000F0 /* R/W */
28675ba6d69SMike Frysinger #define AFC_CFG_FCMULT 0x00000008 /* R/W */
28775ba6d69SMike Frysinger #define AFC_CFG_FCBRD 0x00000004 /* R/W */
28875ba6d69SMike Frysinger #define AFC_CFG_FCADD 0x00000002 /* R/W */
28975ba6d69SMike Frysinger #define AFC_CFG_FCANY 0x00000001 /* R/W */
29075ba6d69SMike Frysinger
291736fead8SBen Warren #define E2P_CMD 0xB0
29275ba6d69SMike Frysinger #define E2P_CMD_EPC_BUSY 0x80000000 /* Self Clearing */
29375ba6d69SMike Frysinger #define E2P_CMD_EPC_CMD 0x70000000 /* R/W */
29475ba6d69SMike Frysinger #define E2P_CMD_EPC_CMD_READ 0x00000000 /* R/W */
29575ba6d69SMike Frysinger #define E2P_CMD_EPC_CMD_EWDS 0x10000000 /* R/W */
29675ba6d69SMike Frysinger #define E2P_CMD_EPC_CMD_EWEN 0x20000000 /* R/W */
29775ba6d69SMike Frysinger #define E2P_CMD_EPC_CMD_WRITE 0x30000000 /* R/W */
29875ba6d69SMike Frysinger #define E2P_CMD_EPC_CMD_WRAL 0x40000000 /* R/W */
29975ba6d69SMike Frysinger #define E2P_CMD_EPC_CMD_ERASE 0x50000000 /* R/W */
30075ba6d69SMike Frysinger #define E2P_CMD_EPC_CMD_ERAL 0x60000000 /* R/W */
30175ba6d69SMike Frysinger #define E2P_CMD_EPC_CMD_RELOAD 0x70000000 /* R/W */
30275ba6d69SMike Frysinger #define E2P_CMD_EPC_TIMEOUT 0x00000200 /* RO */
30375ba6d69SMike Frysinger #define E2P_CMD_MAC_ADDR_LOADED 0x00000100 /* RO */
30475ba6d69SMike Frysinger #define E2P_CMD_EPC_ADDR 0x000000FF /* R/W */
30575ba6d69SMike Frysinger
306736fead8SBen Warren #define E2P_DATA 0xB4
30775ba6d69SMike Frysinger #define E2P_DATA_EEPROM_DATA 0x000000FF /* R/W */
30875ba6d69SMike Frysinger /* end of LAN register offsets and bit definitions */
30975ba6d69SMike Frysinger
31075ba6d69SMike Frysinger /* MAC Control and Status registers */
31175ba6d69SMike Frysinger #define MAC_CR 0x01 /* R/W */
31275ba6d69SMike Frysinger
31375ba6d69SMike Frysinger /* MAC_CR - MAC Control Register */
31475ba6d69SMike Frysinger #define MAC_CR_RXALL 0x80000000
31575ba6d69SMike Frysinger /* TODO: delete this bit? It is not described in the data sheet. */
31675ba6d69SMike Frysinger #define MAC_CR_HBDIS 0x10000000
31775ba6d69SMike Frysinger #define MAC_CR_RCVOWN 0x00800000
31875ba6d69SMike Frysinger #define MAC_CR_LOOPBK 0x00200000
31975ba6d69SMike Frysinger #define MAC_CR_FDPX 0x00100000
32075ba6d69SMike Frysinger #define MAC_CR_MCPAS 0x00080000
32175ba6d69SMike Frysinger #define MAC_CR_PRMS 0x00040000
32275ba6d69SMike Frysinger #define MAC_CR_INVFILT 0x00020000
32375ba6d69SMike Frysinger #define MAC_CR_PASSBAD 0x00010000
32475ba6d69SMike Frysinger #define MAC_CR_HFILT 0x00008000
32575ba6d69SMike Frysinger #define MAC_CR_HPFILT 0x00002000
32675ba6d69SMike Frysinger #define MAC_CR_LCOLL 0x00001000
32775ba6d69SMike Frysinger #define MAC_CR_BCAST 0x00000800
32875ba6d69SMike Frysinger #define MAC_CR_DISRTY 0x00000400
32975ba6d69SMike Frysinger #define MAC_CR_PADSTR 0x00000100
33075ba6d69SMike Frysinger #define MAC_CR_BOLMT_MASK 0x000000C0
33175ba6d69SMike Frysinger #define MAC_CR_DFCHK 0x00000020
33275ba6d69SMike Frysinger #define MAC_CR_TXEN 0x00000008
33375ba6d69SMike Frysinger #define MAC_CR_RXEN 0x00000004
33475ba6d69SMike Frysinger
33575ba6d69SMike Frysinger #define ADDRH 0x02 /* R/W mask 0x0000FFFFUL */
33675ba6d69SMike Frysinger #define ADDRL 0x03 /* R/W mask 0xFFFFFFFFUL */
33775ba6d69SMike Frysinger #define HASHH 0x04 /* R/W */
33875ba6d69SMike Frysinger #define HASHL 0x05 /* R/W */
33975ba6d69SMike Frysinger
34075ba6d69SMike Frysinger #define MII_ACC 0x06 /* R/W */
34175ba6d69SMike Frysinger #define MII_ACC_PHY_ADDR 0x0000F800
34275ba6d69SMike Frysinger #define MII_ACC_MIIRINDA 0x000007C0
34375ba6d69SMike Frysinger #define MII_ACC_MII_WRITE 0x00000002
34475ba6d69SMike Frysinger #define MII_ACC_MII_BUSY 0x00000001
34575ba6d69SMike Frysinger
34675ba6d69SMike Frysinger #define MII_DATA 0x07 /* R/W mask 0x0000FFFFUL */
34775ba6d69SMike Frysinger
34875ba6d69SMike Frysinger #define FLOW 0x08 /* R/W */
34975ba6d69SMike Frysinger #define FLOW_FCPT 0xFFFF0000
35075ba6d69SMike Frysinger #define FLOW_FCPASS 0x00000004
35175ba6d69SMike Frysinger #define FLOW_FCEN 0x00000002
35275ba6d69SMike Frysinger #define FLOW_FCBSY 0x00000001
35375ba6d69SMike Frysinger
35475ba6d69SMike Frysinger #define VLAN1 0x09 /* R/W mask 0x0000FFFFUL */
35575ba6d69SMike Frysinger #define VLAN1_VTI1 0x0000ffff
35675ba6d69SMike Frysinger
35775ba6d69SMike Frysinger #define VLAN2 0x0A /* R/W mask 0x0000FFFFUL */
35875ba6d69SMike Frysinger #define VLAN2_VTI2 0x0000ffff
35975ba6d69SMike Frysinger
36075ba6d69SMike Frysinger #define WUFF 0x0B /* WO */
36175ba6d69SMike Frysinger
36275ba6d69SMike Frysinger #define WUCSR 0x0C /* R/W */
36375ba6d69SMike Frysinger #define WUCSR_GUE 0x00000200
36475ba6d69SMike Frysinger #define WUCSR_WUFR 0x00000040
36575ba6d69SMike Frysinger #define WUCSR_MPR 0x00000020
36675ba6d69SMike Frysinger #define WUCSR_WAKE_EN 0x00000004
36775ba6d69SMike Frysinger #define WUCSR_MPEN 0x00000002
36875ba6d69SMike Frysinger
36975ba6d69SMike Frysinger /* Chip ID values */
370af5de5d7SPhil Edworthy #define CHIP_89218 0x218a
37175ba6d69SMike Frysinger #define CHIP_9115 0x115
37275ba6d69SMike Frysinger #define CHIP_9116 0x116
37375ba6d69SMike Frysinger #define CHIP_9117 0x117
37475ba6d69SMike Frysinger #define CHIP_9118 0x118
37575ba6d69SMike Frysinger #define CHIP_9211 0x9211
37675ba6d69SMike Frysinger #define CHIP_9215 0x115a
37775ba6d69SMike Frysinger #define CHIP_9216 0x116a
37875ba6d69SMike Frysinger #define CHIP_9217 0x117a
37975ba6d69SMike Frysinger #define CHIP_9218 0x118a
380c55096c0SDaniel Mack #define CHIP_9220 0x9220
3812ea20efaSAndreas Pretzsch #define CHIP_9221 0x9221
38275ba6d69SMike Frysinger
38375ba6d69SMike Frysinger struct chip_id {
38475ba6d69SMike Frysinger u16 id;
38575ba6d69SMike Frysinger char *name;
38675ba6d69SMike Frysinger };
38775ba6d69SMike Frysinger
38875ba6d69SMike Frysinger static const struct chip_id chip_ids[] = {
389af5de5d7SPhil Edworthy { CHIP_89218, "LAN89218" },
39075ba6d69SMike Frysinger { CHIP_9115, "LAN9115" },
39175ba6d69SMike Frysinger { CHIP_9116, "LAN9116" },
39275ba6d69SMike Frysinger { CHIP_9117, "LAN9117" },
39375ba6d69SMike Frysinger { CHIP_9118, "LAN9118" },
39475ba6d69SMike Frysinger { CHIP_9211, "LAN9211" },
39575ba6d69SMike Frysinger { CHIP_9215, "LAN9215" },
39675ba6d69SMike Frysinger { CHIP_9216, "LAN9216" },
39775ba6d69SMike Frysinger { CHIP_9217, "LAN9217" },
39875ba6d69SMike Frysinger { CHIP_9218, "LAN9218" },
399c55096c0SDaniel Mack { CHIP_9220, "LAN9220" },
4002ea20efaSAndreas Pretzsch { CHIP_9221, "LAN9221" },
40175ba6d69SMike Frysinger { 0, NULL },
40275ba6d69SMike Frysinger };
40375ba6d69SMike Frysinger
smc911x_get_mac_csr(struct eth_device * dev,u8 reg)404736fead8SBen Warren static u32 smc911x_get_mac_csr(struct eth_device *dev, u8 reg)
40575ba6d69SMike Frysinger {
406736fead8SBen Warren while (smc911x_reg_read(dev, MAC_CSR_CMD) & MAC_CSR_CMD_CSR_BUSY)
40775ba6d69SMike Frysinger ;
408736fead8SBen Warren smc911x_reg_write(dev, MAC_CSR_CMD,
409736fead8SBen Warren MAC_CSR_CMD_CSR_BUSY | MAC_CSR_CMD_R_NOT_W | reg);
410736fead8SBen Warren while (smc911x_reg_read(dev, MAC_CSR_CMD) & MAC_CSR_CMD_CSR_BUSY)
41175ba6d69SMike Frysinger ;
41275ba6d69SMike Frysinger
413736fead8SBen Warren return smc911x_reg_read(dev, MAC_CSR_DATA);
41475ba6d69SMike Frysinger }
41575ba6d69SMike Frysinger
smc911x_set_mac_csr(struct eth_device * dev,u8 reg,u32 data)416736fead8SBen Warren static void smc911x_set_mac_csr(struct eth_device *dev, u8 reg, u32 data)
41775ba6d69SMike Frysinger {
418736fead8SBen Warren while (smc911x_reg_read(dev, MAC_CSR_CMD) & MAC_CSR_CMD_CSR_BUSY)
41975ba6d69SMike Frysinger ;
420736fead8SBen Warren smc911x_reg_write(dev, MAC_CSR_DATA, data);
421736fead8SBen Warren smc911x_reg_write(dev, MAC_CSR_CMD, MAC_CSR_CMD_CSR_BUSY | reg);
422736fead8SBen Warren while (smc911x_reg_read(dev, MAC_CSR_CMD) & MAC_CSR_CMD_CSR_BUSY)
42375ba6d69SMike Frysinger ;
42475ba6d69SMike Frysinger }
42575ba6d69SMike Frysinger
smc911x_detect_chip(struct eth_device * dev)426736fead8SBen Warren static int smc911x_detect_chip(struct eth_device *dev)
42775ba6d69SMike Frysinger {
42875ba6d69SMike Frysinger unsigned long val, i;
42975ba6d69SMike Frysinger
430736fead8SBen Warren val = smc911x_reg_read(dev, BYTE_TEST);
4312a6cc97bSOlof Johansson if (val == 0xffffffff) {
4322a6cc97bSOlof Johansson /* Special case -- no chip present */
4332a6cc97bSOlof Johansson return -1;
4342a6cc97bSOlof Johansson } else if (val != 0x87654321) {
43575ba6d69SMike Frysinger printf(DRIVERNAME ": Invalid chip endian 0x%08lx\n", val);
43675ba6d69SMike Frysinger return -1;
43775ba6d69SMike Frysinger }
43875ba6d69SMike Frysinger
439736fead8SBen Warren val = smc911x_reg_read(dev, ID_REV) >> 16;
44075ba6d69SMike Frysinger for (i = 0; chip_ids[i].id != 0; i++) {
44175ba6d69SMike Frysinger if (chip_ids[i].id == val) break;
44275ba6d69SMike Frysinger }
44375ba6d69SMike Frysinger if (!chip_ids[i].id) {
44475ba6d69SMike Frysinger printf(DRIVERNAME ": Unknown chip ID %04lx\n", val);
44575ba6d69SMike Frysinger return -1;
44675ba6d69SMike Frysinger }
44775ba6d69SMike Frysinger
4482a6cc97bSOlof Johansson dev->priv = (void *)&chip_ids[i];
44975ba6d69SMike Frysinger
45075ba6d69SMike Frysinger return 0;
45175ba6d69SMike Frysinger }
45275ba6d69SMike Frysinger
smc911x_reset(struct eth_device * dev)453736fead8SBen Warren static void smc911x_reset(struct eth_device *dev)
45475ba6d69SMike Frysinger {
45575ba6d69SMike Frysinger int timeout;
45675ba6d69SMike Frysinger
4573c8849dfSbertrand.cachet@heig-vd.ch /*
4583c8849dfSbertrand.cachet@heig-vd.ch * Take out of PM setting first
4593c8849dfSbertrand.cachet@heig-vd.ch * Device is already wake up if PMT_CTRL_READY bit is set
4603c8849dfSbertrand.cachet@heig-vd.ch */
4613c8849dfSbertrand.cachet@heig-vd.ch if ((smc911x_reg_read(dev, PMT_CTRL) & PMT_CTRL_READY) == 0) {
46275ba6d69SMike Frysinger /* Write to the bytetest will take out of powerdown */
463736fead8SBen Warren smc911x_reg_write(dev, BYTE_TEST, 0x0);
46475ba6d69SMike Frysinger
46575ba6d69SMike Frysinger timeout = 10;
46675ba6d69SMike Frysinger
467736fead8SBen Warren while (timeout-- &&
468736fead8SBen Warren !(smc911x_reg_read(dev, PMT_CTRL) & PMT_CTRL_READY))
46975ba6d69SMike Frysinger udelay(10);
470bee0dc2fSMasahiro Yamada if (timeout < 0) {
47175ba6d69SMike Frysinger printf(DRIVERNAME
47275ba6d69SMike Frysinger ": timeout waiting for PM restore\n");
47375ba6d69SMike Frysinger return;
47475ba6d69SMike Frysinger }
47575ba6d69SMike Frysinger }
47675ba6d69SMike Frysinger
47775ba6d69SMike Frysinger /* Disable interrupts */
478736fead8SBen Warren smc911x_reg_write(dev, INT_EN, 0);
47975ba6d69SMike Frysinger
480736fead8SBen Warren smc911x_reg_write(dev, HW_CFG, HW_CFG_SRST);
48175ba6d69SMike Frysinger
48275ba6d69SMike Frysinger timeout = 1000;
483736fead8SBen Warren while (timeout-- && smc911x_reg_read(dev, E2P_CMD) & E2P_CMD_EPC_BUSY)
48475ba6d69SMike Frysinger udelay(10);
48575ba6d69SMike Frysinger
486bee0dc2fSMasahiro Yamada if (timeout < 0) {
48775ba6d69SMike Frysinger printf(DRIVERNAME ": reset timeout\n");
48875ba6d69SMike Frysinger return;
48975ba6d69SMike Frysinger }
49075ba6d69SMike Frysinger
49175ba6d69SMike Frysinger /* Reset the FIFO level and flow control settings */
492736fead8SBen Warren smc911x_set_mac_csr(dev, FLOW, FLOW_FCPT | FLOW_FCEN);
493736fead8SBen Warren smc911x_reg_write(dev, AFC_CFG, 0x0050287F);
49475ba6d69SMike Frysinger
49575ba6d69SMike Frysinger /* Set to LED outputs */
496736fead8SBen Warren smc911x_reg_write(dev, GPIO_CFG, 0x70070000);
49775ba6d69SMike Frysinger }
49875ba6d69SMike Frysinger
49975ba6d69SMike Frysinger #endif
500