1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
22439e4bfSJean-Christophe PLAGNIOL-VILLARD /*------------------------------------------------------------------------
32439e4bfSJean-Christophe PLAGNIOL-VILLARD . smc91111.c
42439e4bfSJean-Christophe PLAGNIOL-VILLARD . This is a driver for SMSC's 91C111 single-chip Ethernet device.
52439e4bfSJean-Christophe PLAGNIOL-VILLARD .
62439e4bfSJean-Christophe PLAGNIOL-VILLARD . (C) Copyright 2002
72439e4bfSJean-Christophe PLAGNIOL-VILLARD . Sysgo Real-Time Solutions, GmbH <www.elinos.com>
82439e4bfSJean-Christophe PLAGNIOL-VILLARD . Rolf Offermanns <rof@sysgo.de>
92439e4bfSJean-Christophe PLAGNIOL-VILLARD .
102439e4bfSJean-Christophe PLAGNIOL-VILLARD . Copyright (C) 2001 Standard Microsystems Corporation (SMSC)
112439e4bfSJean-Christophe PLAGNIOL-VILLARD . Developed by Simple Network Magic Corporation (SNMC)
122439e4bfSJean-Christophe PLAGNIOL-VILLARD . Copyright (C) 1996 by Erik Stahlman (ES)
132439e4bfSJean-Christophe PLAGNIOL-VILLARD .
142439e4bfSJean-Christophe PLAGNIOL-VILLARD .
152439e4bfSJean-Christophe PLAGNIOL-VILLARD . Information contained in this file was obtained from the LAN91C111
162439e4bfSJean-Christophe PLAGNIOL-VILLARD . manual from SMC. To get a copy, if you really want one, you can find
172439e4bfSJean-Christophe PLAGNIOL-VILLARD . information under www.smsc.com.
182439e4bfSJean-Christophe PLAGNIOL-VILLARD .
192439e4bfSJean-Christophe PLAGNIOL-VILLARD .
202439e4bfSJean-Christophe PLAGNIOL-VILLARD . "Features" of the SMC chip:
212439e4bfSJean-Christophe PLAGNIOL-VILLARD . Integrated PHY/MAC for 10/100BaseT Operation
222439e4bfSJean-Christophe PLAGNIOL-VILLARD . Supports internal and external MII
232439e4bfSJean-Christophe PLAGNIOL-VILLARD . Integrated 8K packet memory
242439e4bfSJean-Christophe PLAGNIOL-VILLARD . EEPROM interface for configuration
252439e4bfSJean-Christophe PLAGNIOL-VILLARD .
262439e4bfSJean-Christophe PLAGNIOL-VILLARD . Arguments:
272439e4bfSJean-Christophe PLAGNIOL-VILLARD . io = for the base address
282439e4bfSJean-Christophe PLAGNIOL-VILLARD . irq = for the IRQ
292439e4bfSJean-Christophe PLAGNIOL-VILLARD .
302439e4bfSJean-Christophe PLAGNIOL-VILLARD . author:
312439e4bfSJean-Christophe PLAGNIOL-VILLARD . Erik Stahlman ( erik@vt.edu )
322439e4bfSJean-Christophe PLAGNIOL-VILLARD . Daris A Nevil ( dnevil@snmc.com )
332439e4bfSJean-Christophe PLAGNIOL-VILLARD .
342439e4bfSJean-Christophe PLAGNIOL-VILLARD .
352439e4bfSJean-Christophe PLAGNIOL-VILLARD . Hardware multicast code from Peter Cammaert ( pc@denkart.be )
362439e4bfSJean-Christophe PLAGNIOL-VILLARD .
372439e4bfSJean-Christophe PLAGNIOL-VILLARD . Sources:
382439e4bfSJean-Christophe PLAGNIOL-VILLARD . o SMSC LAN91C111 databook (www.smsc.com)
392439e4bfSJean-Christophe PLAGNIOL-VILLARD . o smc9194.c by Erik Stahlman
402439e4bfSJean-Christophe PLAGNIOL-VILLARD . o skeleton.c by Donald Becker ( becker@cesdis.gsfc.nasa.gov )
412439e4bfSJean-Christophe PLAGNIOL-VILLARD .
422439e4bfSJean-Christophe PLAGNIOL-VILLARD . History:
432439e4bfSJean-Christophe PLAGNIOL-VILLARD . 06/19/03 Richard Woodruff Made u-boot environment aware and added mac addr checks.
442439e4bfSJean-Christophe PLAGNIOL-VILLARD . 10/17/01 Marco Hasewinkel Modify for DNP/1110
452439e4bfSJean-Christophe PLAGNIOL-VILLARD . 07/25/01 Woojung Huh Modify for ADS Bitsy
462439e4bfSJean-Christophe PLAGNIOL-VILLARD . 04/25/01 Daris A Nevil Initial public release through SMSC
472439e4bfSJean-Christophe PLAGNIOL-VILLARD . 03/16/01 Daris A Nevil Modified smc9194.c for use with LAN91C111
482439e4bfSJean-Christophe PLAGNIOL-VILLARD ----------------------------------------------------------------------------*/
492439e4bfSJean-Christophe PLAGNIOL-VILLARD
502439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h>
512439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <command.h>
522439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <config.h>
537194ab80SBen Warren #include <malloc.h>
542439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "smc91111.h"
552439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h>
562439e4bfSJean-Christophe PLAGNIOL-VILLARD
572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Use power-down feature of the chip */
582439e4bfSJean-Christophe PLAGNIOL-VILLARD #define POWER_DOWN 0
592439e4bfSJean-Christophe PLAGNIOL-VILLARD
602439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NO_AUTOPROBE
612439e4bfSJean-Christophe PLAGNIOL-VILLARD
622439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_DEBUG 0
632439e4bfSJean-Christophe PLAGNIOL-VILLARD
642439e4bfSJean-Christophe PLAGNIOL-VILLARD #if SMC_DEBUG > 1
652439e4bfSJean-Christophe PLAGNIOL-VILLARD static const char version[] =
662439e4bfSJean-Christophe PLAGNIOL-VILLARD "smc91111.c:v1.0 04/25/01 by Daris A Nevil (dnevil@snmc.com)\n";
672439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
682439e4bfSJean-Christophe PLAGNIOL-VILLARD
692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Autonegotiation timeout in seconds */
702439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SMC_AUTONEG_TIMEOUT
712439e4bfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SMC_AUTONEG_TIMEOUT 10
722439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
732439e4bfSJean-Christophe PLAGNIOL-VILLARD
742439e4bfSJean-Christophe PLAGNIOL-VILLARD /*------------------------------------------------------------------------
752439e4bfSJean-Christophe PLAGNIOL-VILLARD .
762439e4bfSJean-Christophe PLAGNIOL-VILLARD . Configuration options, for the experienced user to change.
772439e4bfSJean-Christophe PLAGNIOL-VILLARD .
782439e4bfSJean-Christophe PLAGNIOL-VILLARD -------------------------------------------------------------------------*/
792439e4bfSJean-Christophe PLAGNIOL-VILLARD
802439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
812439e4bfSJean-Christophe PLAGNIOL-VILLARD . Wait time for memory to be free. This probably shouldn't be
822439e4bfSJean-Christophe PLAGNIOL-VILLARD . tuned that much, as waiting for this means nothing else happens
832439e4bfSJean-Christophe PLAGNIOL-VILLARD . in the system
842439e4bfSJean-Christophe PLAGNIOL-VILLARD */
852439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MEMORY_WAIT_TIME 16
862439e4bfSJean-Christophe PLAGNIOL-VILLARD
872439e4bfSJean-Christophe PLAGNIOL-VILLARD
882439e4bfSJean-Christophe PLAGNIOL-VILLARD #if (SMC_DEBUG > 2 )
892439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PRINTK3(args...) printf(args)
902439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
912439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PRINTK3(args...)
922439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
932439e4bfSJean-Christophe PLAGNIOL-VILLARD
942439e4bfSJean-Christophe PLAGNIOL-VILLARD #if SMC_DEBUG > 1
952439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PRINTK2(args...) printf(args)
962439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
972439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PRINTK2(args...)
982439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
992439e4bfSJean-Christophe PLAGNIOL-VILLARD
1002439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef SMC_DEBUG
1012439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PRINTK(args...) printf(args)
1022439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
1032439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PRINTK(args...)
1042439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1052439e4bfSJean-Christophe PLAGNIOL-VILLARD
1062439e4bfSJean-Christophe PLAGNIOL-VILLARD
1072439e4bfSJean-Christophe PLAGNIOL-VILLARD /*------------------------------------------------------------------------
1082439e4bfSJean-Christophe PLAGNIOL-VILLARD .
1092439e4bfSJean-Christophe PLAGNIOL-VILLARD . The internal workings of the driver. If you are changing anything
1102439e4bfSJean-Christophe PLAGNIOL-VILLARD . here with the SMC stuff, you should have the datasheet and know
1112439e4bfSJean-Christophe PLAGNIOL-VILLARD . what you are doing.
1122439e4bfSJean-Christophe PLAGNIOL-VILLARD .
1132439e4bfSJean-Christophe PLAGNIOL-VILLARD -------------------------------------------------------------------------*/
1142439e4bfSJean-Christophe PLAGNIOL-VILLARD
1152439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Memory sizing constant */
1162439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C111_MEMORY_MULTIPLIER (1024*2)
1172439e4bfSJean-Christophe PLAGNIOL-VILLARD
1182439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SMC91111_BASE
1197194ab80SBen Warren #error "SMC91111 Base address must be passed to initialization funciton"
1207194ab80SBen Warren /* #define CONFIG_SMC91111_BASE 0x20000300 */
1212439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1222439e4bfSJean-Christophe PLAGNIOL-VILLARD
1232439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_DEV_NAME "SMC91111"
1242439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_PHY_ADDR 0x0000
1252439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_ALLOC_MAX_TRY 5
1262439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_TX_TIMEOUT 30
1272439e4bfSJean-Christophe PLAGNIOL-VILLARD
1282439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_PHY_CLOCK_DELAY 1000
1292439e4bfSJean-Christophe PLAGNIOL-VILLARD
1302439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ZLEN 60
1312439e4bfSJean-Christophe PLAGNIOL-VILLARD
1322439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SMC_USE_32_BIT
1332439e4bfSJean-Christophe PLAGNIOL-VILLARD #define USE_32_BIT 1
1342439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
1352439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef USE_32_BIT
1362439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1372439e4bfSJean-Christophe PLAGNIOL-VILLARD
1382439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef SHARED_RESOURCES
1392439e4bfSJean-Christophe PLAGNIOL-VILLARD extern void swap_to(int device_id);
1407194ab80SBen Warren #else
1417194ab80SBen Warren # define swap_to(x)
1422439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1432439e4bfSJean-Christophe PLAGNIOL-VILLARD
1442439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SMC91111_EXT_PHY
1457194ab80SBen Warren static void smc_phy_configure(struct eth_device *dev);
1462439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* !CONFIG_SMC91111_EXT_PHY */
1472439e4bfSJean-Christophe PLAGNIOL-VILLARD
1482439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
1492439e4bfSJean-Christophe PLAGNIOL-VILLARD ------------------------------------------------------------
1502439e4bfSJean-Christophe PLAGNIOL-VILLARD .
1512439e4bfSJean-Christophe PLAGNIOL-VILLARD . Internal routines
1522439e4bfSJean-Christophe PLAGNIOL-VILLARD .
1532439e4bfSJean-Christophe PLAGNIOL-VILLARD ------------------------------------------------------------
1542439e4bfSJean-Christophe PLAGNIOL-VILLARD */
1552439e4bfSJean-Christophe PLAGNIOL-VILLARD
1562439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SMC_USE_IOFUNCS
1572439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
1582439e4bfSJean-Christophe PLAGNIOL-VILLARD * input and output functions
1592439e4bfSJean-Christophe PLAGNIOL-VILLARD *
1602439e4bfSJean-Christophe PLAGNIOL-VILLARD * Implemented due to inx,outx macros accessing the device improperly
1612439e4bfSJean-Christophe PLAGNIOL-VILLARD * and putting the device into an unkown state.
1622439e4bfSJean-Christophe PLAGNIOL-VILLARD *
1632439e4bfSJean-Christophe PLAGNIOL-VILLARD * For instance, on Sharp LPD7A400 SDK, affects were chip memory
1642439e4bfSJean-Christophe PLAGNIOL-VILLARD * could not be free'd (hence the alloc failures), duplicate packets,
1652439e4bfSJean-Christophe PLAGNIOL-VILLARD * packets being corrupt (shifted) on the wire, etc. Switching to the
1662439e4bfSJean-Christophe PLAGNIOL-VILLARD * inx,outx functions fixed this problem.
1672439e4bfSJean-Christophe PLAGNIOL-VILLARD */
1682439e4bfSJean-Christophe PLAGNIOL-VILLARD
SMC_inw(struct eth_device * dev,dword offset)1697194ab80SBen Warren static inline word SMC_inw(struct eth_device *dev, dword offset)
1702439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1712439e4bfSJean-Christophe PLAGNIOL-VILLARD word v;
1727194ab80SBen Warren v = *((volatile word*)(dev->iobase + offset));
1732439e4bfSJean-Christophe PLAGNIOL-VILLARD barrier(); *(volatile u32*)(0xc0000000);
1742439e4bfSJean-Christophe PLAGNIOL-VILLARD return v;
1752439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1762439e4bfSJean-Christophe PLAGNIOL-VILLARD
SMC_outw(struct eth_device * dev,word value,dword offset)1777194ab80SBen Warren static inline void SMC_outw(struct eth_device *dev, word value, dword offset)
1782439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1797194ab80SBen Warren *((volatile word*)(dev->iobase + offset)) = value;
1802439e4bfSJean-Christophe PLAGNIOL-VILLARD barrier(); *(volatile u32*)(0xc0000000);
1812439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1822439e4bfSJean-Christophe PLAGNIOL-VILLARD
SMC_inb(struct eth_device * dev,dword offset)1837194ab80SBen Warren static inline byte SMC_inb(struct eth_device *dev, dword offset)
1842439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1852439e4bfSJean-Christophe PLAGNIOL-VILLARD word _w;
1862439e4bfSJean-Christophe PLAGNIOL-VILLARD
1877194ab80SBen Warren _w = SMC_inw(dev, offset & ~((dword)1));
1882439e4bfSJean-Christophe PLAGNIOL-VILLARD return (offset & 1) ? (byte)(_w >> 8) : (byte)(_w);
1892439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1902439e4bfSJean-Christophe PLAGNIOL-VILLARD
SMC_outb(struct eth_device * dev,byte value,dword offset)1917194ab80SBen Warren static inline void SMC_outb(struct eth_device *dev, byte value, dword offset)
1922439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1932439e4bfSJean-Christophe PLAGNIOL-VILLARD word _w;
1942439e4bfSJean-Christophe PLAGNIOL-VILLARD
1957194ab80SBen Warren _w = SMC_inw(dev, offset & ~((dword)1));
1962439e4bfSJean-Christophe PLAGNIOL-VILLARD if (offset & 1)
1977194ab80SBen Warren *((volatile word*)(dev->iobase + (offset & ~((dword)1)))) =
1987194ab80SBen Warren (value<<8) | (_w & 0x00ff);
1992439e4bfSJean-Christophe PLAGNIOL-VILLARD else
2007194ab80SBen Warren *((volatile word*)(dev->iobase + offset)) =
2017194ab80SBen Warren value | (_w & 0xff00);
2022439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2032439e4bfSJean-Christophe PLAGNIOL-VILLARD
SMC_insw(struct eth_device * dev,dword offset,volatile uchar * buf,dword len)2047194ab80SBen Warren static inline void SMC_insw(struct eth_device *dev, dword offset,
2057194ab80SBen Warren volatile uchar* buf, dword len)
2062439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2072439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile word *p = (volatile word *)buf;
2082439e4bfSJean-Christophe PLAGNIOL-VILLARD
2092439e4bfSJean-Christophe PLAGNIOL-VILLARD while (len-- > 0) {
2107194ab80SBen Warren *p++ = SMC_inw(dev, offset);
2112439e4bfSJean-Christophe PLAGNIOL-VILLARD barrier();
2122439e4bfSJean-Christophe PLAGNIOL-VILLARD *((volatile u32*)(0xc0000000));
2132439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2142439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2152439e4bfSJean-Christophe PLAGNIOL-VILLARD
SMC_outsw(struct eth_device * dev,dword offset,uchar * buf,dword len)2167194ab80SBen Warren static inline void SMC_outsw(struct eth_device *dev, dword offset,
2177194ab80SBen Warren uchar* buf, dword len)
2182439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2192439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile word *p = (volatile word *)buf;
2202439e4bfSJean-Christophe PLAGNIOL-VILLARD
2212439e4bfSJean-Christophe PLAGNIOL-VILLARD while (len-- > 0) {
2227194ab80SBen Warren SMC_outw(dev, *p++, offset);
2232439e4bfSJean-Christophe PLAGNIOL-VILLARD barrier();
2242439e4bfSJean-Christophe PLAGNIOL-VILLARD *(volatile u32*)(0xc0000000);
2252439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2262439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2272439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_SMC_USE_IOFUNCS */
2282439e4bfSJean-Christophe PLAGNIOL-VILLARD
2292439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
2302439e4bfSJean-Christophe PLAGNIOL-VILLARD . A rather simple routine to print out a packet for debugging purposes.
2312439e4bfSJean-Christophe PLAGNIOL-VILLARD */
2322439e4bfSJean-Christophe PLAGNIOL-VILLARD #if SMC_DEBUG > 2
2332439e4bfSJean-Christophe PLAGNIOL-VILLARD static void print_packet( byte *, int );
2342439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
2352439e4bfSJean-Christophe PLAGNIOL-VILLARD
2362439e4bfSJean-Christophe PLAGNIOL-VILLARD #define tx_done(dev) 1
2372439e4bfSJean-Christophe PLAGNIOL-VILLARD
poll4int(struct eth_device * dev,byte mask,int timeout)2387194ab80SBen Warren static int poll4int (struct eth_device *dev, byte mask, int timeout)
2392439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD int tmo = get_timer (0) + timeout * CONFIG_SYS_HZ;
2412439e4bfSJean-Christophe PLAGNIOL-VILLARD int is_timeout = 0;
2427194ab80SBen Warren word old_bank = SMC_inw (dev, BSR_REG);
2432439e4bfSJean-Christophe PLAGNIOL-VILLARD
2442439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK2 ("Polling...\n");
2457194ab80SBen Warren SMC_SELECT_BANK (dev, 2);
2467194ab80SBen Warren while ((SMC_inw (dev, SMC91111_INT_REG) & mask) == 0) {
2472439e4bfSJean-Christophe PLAGNIOL-VILLARD if (get_timer (0) >= tmo) {
2482439e4bfSJean-Christophe PLAGNIOL-VILLARD is_timeout = 1;
2492439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
2502439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2512439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2522439e4bfSJean-Christophe PLAGNIOL-VILLARD
2532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* restore old bank selection */
2547194ab80SBen Warren SMC_SELECT_BANK (dev, old_bank);
2552439e4bfSJean-Christophe PLAGNIOL-VILLARD
2562439e4bfSJean-Christophe PLAGNIOL-VILLARD if (is_timeout)
2572439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1;
2582439e4bfSJean-Christophe PLAGNIOL-VILLARD else
2592439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0;
2602439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2612439e4bfSJean-Christophe PLAGNIOL-VILLARD
2622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Only one release command at a time, please */
smc_wait_mmu_release_complete(struct eth_device * dev)2637194ab80SBen Warren static inline void smc_wait_mmu_release_complete (struct eth_device *dev)
2642439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2652439e4bfSJean-Christophe PLAGNIOL-VILLARD int count = 0;
2662439e4bfSJean-Christophe PLAGNIOL-VILLARD
2672439e4bfSJean-Christophe PLAGNIOL-VILLARD /* assume bank 2 selected */
2687194ab80SBen Warren while (SMC_inw (dev, MMU_CMD_REG) & MC_BUSY) {
2692439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (1); /* Wait until not busy */
2702439e4bfSJean-Christophe PLAGNIOL-VILLARD if (++count > 200)
2712439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
2722439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2732439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2742439e4bfSJean-Christophe PLAGNIOL-VILLARD
2752439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
2762439e4bfSJean-Christophe PLAGNIOL-VILLARD . Function: smc_reset( void )
2772439e4bfSJean-Christophe PLAGNIOL-VILLARD . Purpose:
2782439e4bfSJean-Christophe PLAGNIOL-VILLARD . This sets the SMC91111 chip to its normal state, hopefully from whatever
2792439e4bfSJean-Christophe PLAGNIOL-VILLARD . mess that any other DOS driver has put it in.
2802439e4bfSJean-Christophe PLAGNIOL-VILLARD .
2812439e4bfSJean-Christophe PLAGNIOL-VILLARD . Maybe I should reset more registers to defaults in here? SOFTRST should
2822439e4bfSJean-Christophe PLAGNIOL-VILLARD . do that for me.
2832439e4bfSJean-Christophe PLAGNIOL-VILLARD .
2842439e4bfSJean-Christophe PLAGNIOL-VILLARD . Method:
2852439e4bfSJean-Christophe PLAGNIOL-VILLARD . 1. send a SOFT RESET
2862439e4bfSJean-Christophe PLAGNIOL-VILLARD . 2. wait for it to finish
2872439e4bfSJean-Christophe PLAGNIOL-VILLARD . 3. enable autorelease mode
2882439e4bfSJean-Christophe PLAGNIOL-VILLARD . 4. reset the memory management unit
2892439e4bfSJean-Christophe PLAGNIOL-VILLARD . 5. clear all interrupts
2902439e4bfSJean-Christophe PLAGNIOL-VILLARD .
2912439e4bfSJean-Christophe PLAGNIOL-VILLARD */
smc_reset(struct eth_device * dev)2927194ab80SBen Warren static void smc_reset (struct eth_device *dev)
2932439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2942439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK2 ("%s: smc_reset\n", SMC_DEV_NAME);
2952439e4bfSJean-Christophe PLAGNIOL-VILLARD
2962439e4bfSJean-Christophe PLAGNIOL-VILLARD /* This resets the registers mostly to defaults, but doesn't
2972439e4bfSJean-Christophe PLAGNIOL-VILLARD affect EEPROM. That seems unnecessary */
2987194ab80SBen Warren SMC_SELECT_BANK (dev, 0);
2997194ab80SBen Warren SMC_outw (dev, RCR_SOFTRST, RCR_REG);
3002439e4bfSJean-Christophe PLAGNIOL-VILLARD
3012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Setup the Configuration Register */
3022439e4bfSJean-Christophe PLAGNIOL-VILLARD /* This is necessary because the CONFIG_REG is not affected */
3032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* by a soft reset */
3042439e4bfSJean-Christophe PLAGNIOL-VILLARD
3057194ab80SBen Warren SMC_SELECT_BANK (dev, 1);
3062439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SMC91111_EXT_PHY)
3077194ab80SBen Warren SMC_outw (dev, CONFIG_DEFAULT | CONFIG_EXT_PHY, CONFIG_REG);
3082439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
3097194ab80SBen Warren SMC_outw (dev, CONFIG_DEFAULT, CONFIG_REG);
3102439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
3112439e4bfSJean-Christophe PLAGNIOL-VILLARD
3122439e4bfSJean-Christophe PLAGNIOL-VILLARD
3132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Release from possible power-down state */
3142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configuration register is not affected by Soft Reset */
3157194ab80SBen Warren SMC_outw (dev, SMC_inw (dev, CONFIG_REG) | CONFIG_EPH_POWER_EN,
3167194ab80SBen Warren CONFIG_REG);
3172439e4bfSJean-Christophe PLAGNIOL-VILLARD
3187194ab80SBen Warren SMC_SELECT_BANK (dev, 0);
3192439e4bfSJean-Christophe PLAGNIOL-VILLARD
3202439e4bfSJean-Christophe PLAGNIOL-VILLARD /* this should pause enough for the chip to be happy */
3212439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (10);
3222439e4bfSJean-Christophe PLAGNIOL-VILLARD
3232439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable transmit and receive functionality */
3247194ab80SBen Warren SMC_outw (dev, RCR_CLEAR, RCR_REG);
3257194ab80SBen Warren SMC_outw (dev, TCR_CLEAR, TCR_REG);
3262439e4bfSJean-Christophe PLAGNIOL-VILLARD
3272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* set the control register */
3287194ab80SBen Warren SMC_SELECT_BANK (dev, 1);
3297194ab80SBen Warren SMC_outw (dev, CTL_DEFAULT, CTL_REG);
3302439e4bfSJean-Christophe PLAGNIOL-VILLARD
3312439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the MMU */
3327194ab80SBen Warren SMC_SELECT_BANK (dev, 2);
3337194ab80SBen Warren smc_wait_mmu_release_complete (dev);
3347194ab80SBen Warren SMC_outw (dev, MC_RESET, MMU_CMD_REG);
3357194ab80SBen Warren while (SMC_inw (dev, MMU_CMD_REG) & MC_BUSY)
3362439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (1); /* Wait until not busy */
3372439e4bfSJean-Christophe PLAGNIOL-VILLARD
3382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Note: It doesn't seem that waiting for the MMU busy is needed here,
3392439e4bfSJean-Christophe PLAGNIOL-VILLARD but this is a place where future chipsets _COULD_ break. Be wary
3402439e4bfSJean-Christophe PLAGNIOL-VILLARD of issuing another MMU command right after this */
3412439e4bfSJean-Christophe PLAGNIOL-VILLARD
3422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable all interrupts */
3437194ab80SBen Warren SMC_outb (dev, 0, IM_REG);
3442439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3452439e4bfSJean-Christophe PLAGNIOL-VILLARD
3462439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
3472439e4bfSJean-Christophe PLAGNIOL-VILLARD . Function: smc_enable
3482439e4bfSJean-Christophe PLAGNIOL-VILLARD . Purpose: let the chip talk to the outside work
3492439e4bfSJean-Christophe PLAGNIOL-VILLARD . Method:
3502439e4bfSJean-Christophe PLAGNIOL-VILLARD . 1. Enable the transmitter
3512439e4bfSJean-Christophe PLAGNIOL-VILLARD . 2. Enable the receiver
3522439e4bfSJean-Christophe PLAGNIOL-VILLARD . 3. Enable interrupts
3532439e4bfSJean-Christophe PLAGNIOL-VILLARD */
smc_enable(struct eth_device * dev)3547194ab80SBen Warren static void smc_enable(struct eth_device *dev)
3552439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3562439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK2("%s: smc_enable\n", SMC_DEV_NAME);
3577194ab80SBen Warren SMC_SELECT_BANK( dev, 0 );
3582439e4bfSJean-Christophe PLAGNIOL-VILLARD /* see the header file for options in TCR/RCR DEFAULT*/
3597194ab80SBen Warren SMC_outw( dev, TCR_DEFAULT, TCR_REG );
3607194ab80SBen Warren SMC_outw( dev, RCR_DEFAULT, RCR_REG );
3612439e4bfSJean-Christophe PLAGNIOL-VILLARD
3622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* clear MII_DIS */
3632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* smc_write_phy_register(PHY_CNTL_REG, 0x0000); */
3642439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3652439e4bfSJean-Christophe PLAGNIOL-VILLARD
3662439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
3677194ab80SBen Warren . Function: smc_halt
3682439e4bfSJean-Christophe PLAGNIOL-VILLARD . Purpose: closes down the SMC91xxx chip.
3692439e4bfSJean-Christophe PLAGNIOL-VILLARD . Method:
3702439e4bfSJean-Christophe PLAGNIOL-VILLARD . 1. zero the interrupt mask
3712439e4bfSJean-Christophe PLAGNIOL-VILLARD . 2. clear the enable receive flag
3722439e4bfSJean-Christophe PLAGNIOL-VILLARD . 3. clear the enable xmit flags
3732439e4bfSJean-Christophe PLAGNIOL-VILLARD .
3742439e4bfSJean-Christophe PLAGNIOL-VILLARD . TODO:
3752439e4bfSJean-Christophe PLAGNIOL-VILLARD . (1) maybe utilize power down mode.
3762439e4bfSJean-Christophe PLAGNIOL-VILLARD . Why not yet? Because while the chip will go into power down mode,
3772439e4bfSJean-Christophe PLAGNIOL-VILLARD . the manual says that it will wake up in response to any I/O requests
3782439e4bfSJean-Christophe PLAGNIOL-VILLARD . in the register space. Empirical results do not show this working.
3792439e4bfSJean-Christophe PLAGNIOL-VILLARD */
smc_halt(struct eth_device * dev)3807194ab80SBen Warren static void smc_halt(struct eth_device *dev)
3812439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3827194ab80SBen Warren PRINTK2("%s: smc_halt\n", SMC_DEV_NAME);
3832439e4bfSJean-Christophe PLAGNIOL-VILLARD
3842439e4bfSJean-Christophe PLAGNIOL-VILLARD /* no more interrupts for me */
3857194ab80SBen Warren SMC_SELECT_BANK( dev, 2 );
3867194ab80SBen Warren SMC_outb( dev, 0, IM_REG );
3872439e4bfSJean-Christophe PLAGNIOL-VILLARD
3882439e4bfSJean-Christophe PLAGNIOL-VILLARD /* and tell the card to stay away from that nasty outside world */
3897194ab80SBen Warren SMC_SELECT_BANK( dev, 0 );
3907194ab80SBen Warren SMC_outb( dev, RCR_CLEAR, RCR_REG );
3917194ab80SBen Warren SMC_outb( dev, TCR_CLEAR, TCR_REG );
3927194ab80SBen Warren
3932439e4bfSJean-Christophe PLAGNIOL-VILLARD swap_to(FLASH);
3942439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3952439e4bfSJean-Christophe PLAGNIOL-VILLARD
3962439e4bfSJean-Christophe PLAGNIOL-VILLARD
3972439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
3987194ab80SBen Warren . Function: smc_send(struct net_device * )
3992439e4bfSJean-Christophe PLAGNIOL-VILLARD . Purpose:
4002439e4bfSJean-Christophe PLAGNIOL-VILLARD . This sends the actual packet to the SMC9xxx chip.
4012439e4bfSJean-Christophe PLAGNIOL-VILLARD .
4022439e4bfSJean-Christophe PLAGNIOL-VILLARD . Algorithm:
4032439e4bfSJean-Christophe PLAGNIOL-VILLARD . First, see if a saved_skb is available.
4042439e4bfSJean-Christophe PLAGNIOL-VILLARD . ( this should NOT be called if there is no 'saved_skb'
4052439e4bfSJean-Christophe PLAGNIOL-VILLARD . Now, find the packet number that the chip allocated
4062439e4bfSJean-Christophe PLAGNIOL-VILLARD . Point the data pointers at it in memory
4072439e4bfSJean-Christophe PLAGNIOL-VILLARD . Set the length word in the chip's memory
4082439e4bfSJean-Christophe PLAGNIOL-VILLARD . Dump the packet to chip memory
4092439e4bfSJean-Christophe PLAGNIOL-VILLARD . Check if a last byte is needed ( odd length packet )
4102439e4bfSJean-Christophe PLAGNIOL-VILLARD . if so, set the control flag right
4112439e4bfSJean-Christophe PLAGNIOL-VILLARD . Tell the card to send it
4122439e4bfSJean-Christophe PLAGNIOL-VILLARD . Enable the transmit interrupt, so I know if it failed
4132439e4bfSJean-Christophe PLAGNIOL-VILLARD . Free the kernel data if I actually sent it.
4142439e4bfSJean-Christophe PLAGNIOL-VILLARD */
smc_send(struct eth_device * dev,void * packet,int packet_length)4159f098640SJoe Hershberger static int smc_send(struct eth_device *dev, void *packet, int packet_length)
4162439e4bfSJean-Christophe PLAGNIOL-VILLARD {
4172439e4bfSJean-Christophe PLAGNIOL-VILLARD byte packet_no;
4182439e4bfSJean-Christophe PLAGNIOL-VILLARD byte *buf;
4192439e4bfSJean-Christophe PLAGNIOL-VILLARD int length;
4202439e4bfSJean-Christophe PLAGNIOL-VILLARD int numPages;
4212439e4bfSJean-Christophe PLAGNIOL-VILLARD int try = 0;
4222439e4bfSJean-Christophe PLAGNIOL-VILLARD int time_out;
4232439e4bfSJean-Christophe PLAGNIOL-VILLARD byte status;
4242439e4bfSJean-Christophe PLAGNIOL-VILLARD byte saved_pnr;
4252439e4bfSJean-Christophe PLAGNIOL-VILLARD word saved_ptr;
4262439e4bfSJean-Christophe PLAGNIOL-VILLARD
4272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* save PTR and PNR registers before manipulation */
4287194ab80SBen Warren SMC_SELECT_BANK (dev, 2);
4297194ab80SBen Warren saved_pnr = SMC_inb( dev, PN_REG );
4307194ab80SBen Warren saved_ptr = SMC_inw( dev, PTR_REG );
4312439e4bfSJean-Christophe PLAGNIOL-VILLARD
4322439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK3 ("%s: smc_hardware_send_packet\n", SMC_DEV_NAME);
4332439e4bfSJean-Christophe PLAGNIOL-VILLARD
4342439e4bfSJean-Christophe PLAGNIOL-VILLARD length = ETH_ZLEN < packet_length ? packet_length : ETH_ZLEN;
4352439e4bfSJean-Christophe PLAGNIOL-VILLARD
4362439e4bfSJean-Christophe PLAGNIOL-VILLARD /* allocate memory
4372439e4bfSJean-Christophe PLAGNIOL-VILLARD ** The MMU wants the number of pages to be the number of 256 bytes
4382439e4bfSJean-Christophe PLAGNIOL-VILLARD ** 'pages', minus 1 ( since a packet can't ever have 0 pages :) )
4392439e4bfSJean-Christophe PLAGNIOL-VILLARD **
4402439e4bfSJean-Christophe PLAGNIOL-VILLARD ** The 91C111 ignores the size bits, but the code is left intact
4412439e4bfSJean-Christophe PLAGNIOL-VILLARD ** for backwards and future compatibility.
4422439e4bfSJean-Christophe PLAGNIOL-VILLARD **
4432439e4bfSJean-Christophe PLAGNIOL-VILLARD ** Pkt size for allocating is data length +6 (for additional status
4442439e4bfSJean-Christophe PLAGNIOL-VILLARD ** words, length and ctl!)
4452439e4bfSJean-Christophe PLAGNIOL-VILLARD **
4462439e4bfSJean-Christophe PLAGNIOL-VILLARD ** If odd size then last byte is included in this header.
4472439e4bfSJean-Christophe PLAGNIOL-VILLARD */
4482439e4bfSJean-Christophe PLAGNIOL-VILLARD numPages = ((length & 0xfffe) + 6);
4492439e4bfSJean-Christophe PLAGNIOL-VILLARD numPages >>= 8; /* Divide by 256 */
4502439e4bfSJean-Christophe PLAGNIOL-VILLARD
4512439e4bfSJean-Christophe PLAGNIOL-VILLARD if (numPages > 7) {
4522439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s: Far too big packet error. \n", SMC_DEV_NAME);
4532439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0;
4542439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4552439e4bfSJean-Christophe PLAGNIOL-VILLARD
4562439e4bfSJean-Christophe PLAGNIOL-VILLARD /* now, try to allocate the memory */
4577194ab80SBen Warren SMC_SELECT_BANK (dev, 2);
4587194ab80SBen Warren SMC_outw (dev, MC_ALLOC | numPages, MMU_CMD_REG);
4592439e4bfSJean-Christophe PLAGNIOL-VILLARD
4602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* FIXME: the ALLOC_INT bit never gets set *
4612439e4bfSJean-Christophe PLAGNIOL-VILLARD * so the following will always give a *
4622439e4bfSJean-Christophe PLAGNIOL-VILLARD * memory allocation error. *
4632439e4bfSJean-Christophe PLAGNIOL-VILLARD * same code works in armboot though *
4642439e4bfSJean-Christophe PLAGNIOL-VILLARD * -ro
4652439e4bfSJean-Christophe PLAGNIOL-VILLARD */
4662439e4bfSJean-Christophe PLAGNIOL-VILLARD
4672439e4bfSJean-Christophe PLAGNIOL-VILLARD again:
4682439e4bfSJean-Christophe PLAGNIOL-VILLARD try++;
4692439e4bfSJean-Christophe PLAGNIOL-VILLARD time_out = MEMORY_WAIT_TIME;
4702439e4bfSJean-Christophe PLAGNIOL-VILLARD do {
4717194ab80SBen Warren status = SMC_inb (dev, SMC91111_INT_REG);
4722439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & IM_ALLOC_INT) {
4732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* acknowledge the interrupt */
4747194ab80SBen Warren SMC_outb (dev, IM_ALLOC_INT, SMC91111_INT_REG);
4752439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
4762439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4772439e4bfSJean-Christophe PLAGNIOL-VILLARD } while (--time_out);
4782439e4bfSJean-Christophe PLAGNIOL-VILLARD
4792439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!time_out) {
4802439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK2 ("%s: memory allocation, try %d failed ...\n",
4812439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_DEV_NAME, try);
4822439e4bfSJean-Christophe PLAGNIOL-VILLARD if (try < SMC_ALLOC_MAX_TRY)
4832439e4bfSJean-Christophe PLAGNIOL-VILLARD goto again;
4842439e4bfSJean-Christophe PLAGNIOL-VILLARD else
4852439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0;
4862439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4872439e4bfSJean-Christophe PLAGNIOL-VILLARD
4882439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK2 ("%s: memory allocation, try %d succeeded ...\n",
4892439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_DEV_NAME, try);
4902439e4bfSJean-Christophe PLAGNIOL-VILLARD
4912439e4bfSJean-Christophe PLAGNIOL-VILLARD buf = (byte *) packet;
4922439e4bfSJean-Christophe PLAGNIOL-VILLARD
4932439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If I get here, I _know_ there is a packet slot waiting for me */
4947194ab80SBen Warren packet_no = SMC_inb (dev, AR_REG);
4952439e4bfSJean-Christophe PLAGNIOL-VILLARD if (packet_no & AR_FAILED) {
4962439e4bfSJean-Christophe PLAGNIOL-VILLARD /* or isn't there? BAD CHIP! */
4972439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s: Memory allocation failed. \n", SMC_DEV_NAME);
4982439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0;
4992439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5002439e4bfSJean-Christophe PLAGNIOL-VILLARD
5012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* we have a packet address, so tell the card to use it */
5027194ab80SBen Warren SMC_outb (dev, packet_no, PN_REG);
5031c87dd76SSimon Glass
5042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* do not write new ptr value if Write data fifo not empty */
5052439e4bfSJean-Christophe PLAGNIOL-VILLARD while ( saved_ptr & PTR_NOTEMPTY )
5062439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("Write data fifo not empty!\n");
5072439e4bfSJean-Christophe PLAGNIOL-VILLARD
5082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* point to the beginning of the packet */
5097194ab80SBen Warren SMC_outw (dev, PTR_AUTOINC, PTR_REG);
5102439e4bfSJean-Christophe PLAGNIOL-VILLARD
5112439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK3 ("%s: Trying to xmit packet of length %x\n",
5122439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_DEV_NAME, length);
5132439e4bfSJean-Christophe PLAGNIOL-VILLARD
5142439e4bfSJean-Christophe PLAGNIOL-VILLARD #if SMC_DEBUG > 2
5152439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("Transmitting Packet\n");
5162439e4bfSJean-Christophe PLAGNIOL-VILLARD print_packet (buf, length);
5172439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
5182439e4bfSJean-Christophe PLAGNIOL-VILLARD
5192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* send the packet length ( +6 for status, length and ctl byte )
5202439e4bfSJean-Christophe PLAGNIOL-VILLARD and the status word ( set to zeros ) */
5212439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef USE_32_BIT
5227194ab80SBen Warren SMC_outl (dev, (length + 6) << 16, SMC91111_DATA_REG);
5232439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
5247194ab80SBen Warren SMC_outw (dev, 0, SMC91111_DATA_REG);
5252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* send the packet length ( +6 for status words, length, and ctl */
5267194ab80SBen Warren SMC_outw (dev, (length + 6), SMC91111_DATA_REG);
5272439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
5282439e4bfSJean-Christophe PLAGNIOL-VILLARD
5292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* send the actual data
5302439e4bfSJean-Christophe PLAGNIOL-VILLARD . I _think_ it's faster to send the longs first, and then
5312439e4bfSJean-Christophe PLAGNIOL-VILLARD . mop up by sending the last word. It depends heavily
5322439e4bfSJean-Christophe PLAGNIOL-VILLARD . on alignment, at least on the 486. Maybe it would be
5332439e4bfSJean-Christophe PLAGNIOL-VILLARD . a good idea to check which is optimal? But that could take
5342439e4bfSJean-Christophe PLAGNIOL-VILLARD . almost as much time as is saved?
5352439e4bfSJean-Christophe PLAGNIOL-VILLARD */
5362439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef USE_32_BIT
5377194ab80SBen Warren SMC_outsl (dev, SMC91111_DATA_REG, buf, length >> 2);
5382439e4bfSJean-Christophe PLAGNIOL-VILLARD if (length & 0x2)
5397194ab80SBen Warren SMC_outw (dev, *((word *) (buf + (length & 0xFFFFFFFC))),
5402439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC91111_DATA_REG);
5412439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
5427194ab80SBen Warren SMC_outsw (dev, SMC91111_DATA_REG, buf, (length) >> 1);
5432439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* USE_32_BIT */
5442439e4bfSJean-Christophe PLAGNIOL-VILLARD
5452439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send the last byte, if there is one. */
5462439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((length & 1) == 0) {
5477194ab80SBen Warren SMC_outw (dev, 0, SMC91111_DATA_REG);
5482439e4bfSJean-Christophe PLAGNIOL-VILLARD } else {
5497194ab80SBen Warren SMC_outw (dev, buf[length - 1] | 0x2000, SMC91111_DATA_REG);
5502439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5512439e4bfSJean-Christophe PLAGNIOL-VILLARD
5522439e4bfSJean-Christophe PLAGNIOL-VILLARD /* and let the chipset deal with it */
5537194ab80SBen Warren SMC_outw (dev, MC_ENQUEUE, MMU_CMD_REG);
5542439e4bfSJean-Christophe PLAGNIOL-VILLARD
5552439e4bfSJean-Christophe PLAGNIOL-VILLARD /* poll for TX INT */
5567194ab80SBen Warren /* if (poll4int (dev, IM_TX_INT, SMC_TX_TIMEOUT)) { */
5572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* poll for TX_EMPTY INT - autorelease enabled */
5587194ab80SBen Warren if (poll4int(dev, IM_TX_EMPTY_INT, SMC_TX_TIMEOUT)) {
5592439e4bfSJean-Christophe PLAGNIOL-VILLARD /* sending failed */
5602439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK2 ("%s: TX timeout, sending failed...\n", SMC_DEV_NAME);
5612439e4bfSJean-Christophe PLAGNIOL-VILLARD
5622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* release packet */
5632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* no need to release, MMU does that now */
5642439e4bfSJean-Christophe PLAGNIOL-VILLARD
5652439e4bfSJean-Christophe PLAGNIOL-VILLARD /* wait for MMU getting ready (low) */
5667194ab80SBen Warren while (SMC_inw (dev, MMU_CMD_REG) & MC_BUSY) {
5672439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (10);
5682439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5692439e4bfSJean-Christophe PLAGNIOL-VILLARD
5702439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK2 ("MMU ready\n");
5712439e4bfSJean-Christophe PLAGNIOL-VILLARD
5722439e4bfSJean-Christophe PLAGNIOL-VILLARD
5732439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0;
5742439e4bfSJean-Christophe PLAGNIOL-VILLARD } else {
5752439e4bfSJean-Christophe PLAGNIOL-VILLARD /* ack. int */
5767194ab80SBen Warren SMC_outb (dev, IM_TX_EMPTY_INT, SMC91111_INT_REG);
5772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* SMC_outb (IM_TX_INT, SMC91111_INT_REG); */
5782439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK2 ("%s: Sent packet of length %d \n", SMC_DEV_NAME,
5792439e4bfSJean-Christophe PLAGNIOL-VILLARD length);
5802439e4bfSJean-Christophe PLAGNIOL-VILLARD
5812439e4bfSJean-Christophe PLAGNIOL-VILLARD /* release packet */
5822439e4bfSJean-Christophe PLAGNIOL-VILLARD /* no need to release, MMU does that now */
5832439e4bfSJean-Christophe PLAGNIOL-VILLARD
5842439e4bfSJean-Christophe PLAGNIOL-VILLARD /* wait for MMU getting ready (low) */
5857194ab80SBen Warren while (SMC_inw (dev, MMU_CMD_REG) & MC_BUSY) {
5862439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (10);
5872439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5882439e4bfSJean-Christophe PLAGNIOL-VILLARD
5892439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK2 ("MMU ready\n");
5902439e4bfSJean-Christophe PLAGNIOL-VILLARD
5912439e4bfSJean-Christophe PLAGNIOL-VILLARD
5922439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5932439e4bfSJean-Christophe PLAGNIOL-VILLARD
5942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* restore previously saved registers */
5957194ab80SBen Warren SMC_outb( dev, saved_pnr, PN_REG );
5967194ab80SBen Warren SMC_outw( dev, saved_ptr, PTR_REG );
5972439e4bfSJean-Christophe PLAGNIOL-VILLARD
5982439e4bfSJean-Christophe PLAGNIOL-VILLARD return length;
5992439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6002439e4bfSJean-Christophe PLAGNIOL-VILLARD
smc_write_hwaddr(struct eth_device * dev)6011ca6d0dfSThomas Chou static int smc_write_hwaddr(struct eth_device *dev)
6021ca6d0dfSThomas Chou {
6031ca6d0dfSThomas Chou int i;
6041ca6d0dfSThomas Chou
6051ca6d0dfSThomas Chou swap_to(ETHERNET);
6061ca6d0dfSThomas Chou SMC_SELECT_BANK (dev, 1);
6071ca6d0dfSThomas Chou #ifdef USE_32_BIT
6081ca6d0dfSThomas Chou for (i = 0; i < 6; i += 2) {
6091ca6d0dfSThomas Chou word address;
6101ca6d0dfSThomas Chou
6111ca6d0dfSThomas Chou address = dev->enetaddr[i + 1] << 8;
6121ca6d0dfSThomas Chou address |= dev->enetaddr[i];
6131ca6d0dfSThomas Chou SMC_outw(dev, address, (ADDR0_REG + i));
6141ca6d0dfSThomas Chou }
6151ca6d0dfSThomas Chou #else
6161ca6d0dfSThomas Chou for (i = 0; i < 6; i++)
6171ca6d0dfSThomas Chou SMC_outb(dev, dev->enetaddr[i], (ADDR0_REG + i));
6181ca6d0dfSThomas Chou #endif
6191ca6d0dfSThomas Chou swap_to(FLASH);
6201ca6d0dfSThomas Chou return 0;
6211ca6d0dfSThomas Chou }
6221ca6d0dfSThomas Chou
6232439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
6242439e4bfSJean-Christophe PLAGNIOL-VILLARD * Open and Initialize the board
6252439e4bfSJean-Christophe PLAGNIOL-VILLARD *
6262439e4bfSJean-Christophe PLAGNIOL-VILLARD * Set up everything, reset the card, etc ..
6272439e4bfSJean-Christophe PLAGNIOL-VILLARD *
6282439e4bfSJean-Christophe PLAGNIOL-VILLARD */
smc_init(struct eth_device * dev,bd_t * bd)6297194ab80SBen Warren static int smc_init(struct eth_device *dev, bd_t *bd)
6302439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6317194ab80SBen Warren swap_to(ETHERNET);
6327194ab80SBen Warren
6337194ab80SBen Warren PRINTK2 ("%s: smc_init\n", SMC_DEV_NAME);
6342439e4bfSJean-Christophe PLAGNIOL-VILLARD
6352439e4bfSJean-Christophe PLAGNIOL-VILLARD /* reset the hardware */
6367194ab80SBen Warren smc_reset (dev);
6377194ab80SBen Warren smc_enable (dev);
6382439e4bfSJean-Christophe PLAGNIOL-VILLARD
6392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure the PHY */
6402439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SMC91111_EXT_PHY
6417194ab80SBen Warren smc_phy_configure (dev);
6422439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
6432439e4bfSJean-Christophe PLAGNIOL-VILLARD
6442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* conservative setting (10Mbps, HalfDuplex, no AutoNeg.) */
6457194ab80SBen Warren /* SMC_SELECT_BANK(dev, 0); */
6467194ab80SBen Warren /* SMC_outw(dev, 0, RPC_REG); */
6472439e4bfSJean-Christophe PLAGNIOL-VILLARD
6487194ab80SBen Warren printf(SMC_DEV_NAME ": MAC %pM\n", dev->enetaddr);
6497194ab80SBen Warren
6502439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0;
6512439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6522439e4bfSJean-Christophe PLAGNIOL-VILLARD
6532439e4bfSJean-Christophe PLAGNIOL-VILLARD /*-------------------------------------------------------------
6542439e4bfSJean-Christophe PLAGNIOL-VILLARD .
6552439e4bfSJean-Christophe PLAGNIOL-VILLARD . smc_rcv - receive a packet from the card
6562439e4bfSJean-Christophe PLAGNIOL-VILLARD .
6572439e4bfSJean-Christophe PLAGNIOL-VILLARD . There is ( at least ) a packet waiting to be read from
6582439e4bfSJean-Christophe PLAGNIOL-VILLARD . chip-memory.
6592439e4bfSJean-Christophe PLAGNIOL-VILLARD .
6602439e4bfSJean-Christophe PLAGNIOL-VILLARD . o Read the status
6612439e4bfSJean-Christophe PLAGNIOL-VILLARD . o If an error, record it
6622439e4bfSJean-Christophe PLAGNIOL-VILLARD . o otherwise, read in the packet
6632439e4bfSJean-Christophe PLAGNIOL-VILLARD --------------------------------------------------------------
6642439e4bfSJean-Christophe PLAGNIOL-VILLARD */
smc_rcv(struct eth_device * dev)6657194ab80SBen Warren static int smc_rcv(struct eth_device *dev)
6662439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6672439e4bfSJean-Christophe PLAGNIOL-VILLARD int packet_number;
6682439e4bfSJean-Christophe PLAGNIOL-VILLARD word status;
6692439e4bfSJean-Christophe PLAGNIOL-VILLARD word packet_length;
6702439e4bfSJean-Christophe PLAGNIOL-VILLARD int is_error = 0;
6712439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef USE_32_BIT
6722439e4bfSJean-Christophe PLAGNIOL-VILLARD dword stat_len;
6732439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
6742439e4bfSJean-Christophe PLAGNIOL-VILLARD byte saved_pnr;
6752439e4bfSJean-Christophe PLAGNIOL-VILLARD word saved_ptr;
6762439e4bfSJean-Christophe PLAGNIOL-VILLARD
6777194ab80SBen Warren SMC_SELECT_BANK(dev, 2);
6782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* save PTR and PTR registers */
6797194ab80SBen Warren saved_pnr = SMC_inb( dev, PN_REG );
6807194ab80SBen Warren saved_ptr = SMC_inw( dev, PTR_REG );
6812439e4bfSJean-Christophe PLAGNIOL-VILLARD
6827194ab80SBen Warren packet_number = SMC_inw( dev, RXFIFO_REG );
6832439e4bfSJean-Christophe PLAGNIOL-VILLARD
6842439e4bfSJean-Christophe PLAGNIOL-VILLARD if ( packet_number & RXFIFO_REMPTY ) {
6852439e4bfSJean-Christophe PLAGNIOL-VILLARD
6862439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0;
6872439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6882439e4bfSJean-Christophe PLAGNIOL-VILLARD
6892439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK3("%s: smc_rcv\n", SMC_DEV_NAME);
6902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* start reading from the start of the packet */
6917194ab80SBen Warren SMC_outw( dev, PTR_READ | PTR_RCV | PTR_AUTOINC, PTR_REG );
6922439e4bfSJean-Christophe PLAGNIOL-VILLARD
6932439e4bfSJean-Christophe PLAGNIOL-VILLARD /* First two words are status and packet_length */
6942439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef USE_32_BIT
6957194ab80SBen Warren stat_len = SMC_inl(dev, SMC91111_DATA_REG);
6962439e4bfSJean-Christophe PLAGNIOL-VILLARD status = stat_len & 0xffff;
6972439e4bfSJean-Christophe PLAGNIOL-VILLARD packet_length = stat_len >> 16;
6982439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
6997194ab80SBen Warren status = SMC_inw( dev, SMC91111_DATA_REG );
7007194ab80SBen Warren packet_length = SMC_inw( dev, SMC91111_DATA_REG );
7012439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
7022439e4bfSJean-Christophe PLAGNIOL-VILLARD
7032439e4bfSJean-Christophe PLAGNIOL-VILLARD packet_length &= 0x07ff; /* mask off top bits */
7042439e4bfSJean-Christophe PLAGNIOL-VILLARD
7052439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK2("RCV: STATUS %4x LENGTH %4x\n", status, packet_length );
7062439e4bfSJean-Christophe PLAGNIOL-VILLARD
7072439e4bfSJean-Christophe PLAGNIOL-VILLARD if ( !(status & RS_ERRORS ) ){
7082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Adjust for having already read the first two words */
7092439e4bfSJean-Christophe PLAGNIOL-VILLARD packet_length -= 4; /*4; */
7102439e4bfSJean-Christophe PLAGNIOL-VILLARD
7112439e4bfSJean-Christophe PLAGNIOL-VILLARD
7122439e4bfSJean-Christophe PLAGNIOL-VILLARD /* set odd length for bug in LAN91C111, */
7132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* which never sets RS_ODDFRAME */
7142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* TODO ? */
7152439e4bfSJean-Christophe PLAGNIOL-VILLARD
7162439e4bfSJean-Christophe PLAGNIOL-VILLARD
7172439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef USE_32_BIT
7182439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK3(" Reading %d dwords (and %d bytes)\n",
7192439e4bfSJean-Christophe PLAGNIOL-VILLARD packet_length >> 2, packet_length & 3 );
7202439e4bfSJean-Christophe PLAGNIOL-VILLARD /* QUESTION: Like in the TX routine, do I want
7212439e4bfSJean-Christophe PLAGNIOL-VILLARD to send the DWORDs or the bytes first, or some
7222439e4bfSJean-Christophe PLAGNIOL-VILLARD mixture. A mixture might improve already slow PIO
7232439e4bfSJean-Christophe PLAGNIOL-VILLARD performance */
7241fd92db8SJoe Hershberger SMC_insl(dev, SMC91111_DATA_REG, net_rx_packets[0],
7257194ab80SBen Warren packet_length >> 2);
7262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* read the left over bytes */
7272439e4bfSJean-Christophe PLAGNIOL-VILLARD if (packet_length & 3) {
7282439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
7292439e4bfSJean-Christophe PLAGNIOL-VILLARD
7301fd92db8SJoe Hershberger byte *tail = (byte *)(net_rx_packets[0] +
7317194ab80SBen Warren (packet_length & ~3));
7327194ab80SBen Warren dword leftover = SMC_inl(dev, SMC91111_DATA_REG);
7332439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i=0; i<(packet_length & 3); i++)
7342439e4bfSJean-Christophe PLAGNIOL-VILLARD *tail++ = (byte) (leftover >> (8*i)) & 0xff;
7352439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7362439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
7372439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK3(" Reading %d words and %d byte(s)\n",
7382439e4bfSJean-Christophe PLAGNIOL-VILLARD (packet_length >> 1 ), packet_length & 1 );
7391fd92db8SJoe Hershberger SMC_insw(dev, SMC91111_DATA_REG , net_rx_packets[0],
7407194ab80SBen Warren packet_length >> 1);
7412439e4bfSJean-Christophe PLAGNIOL-VILLARD
7422439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* USE_32_BIT */
7432439e4bfSJean-Christophe PLAGNIOL-VILLARD
7442439e4bfSJean-Christophe PLAGNIOL-VILLARD #if SMC_DEBUG > 2
7452439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Receiving Packet\n");
7461fd92db8SJoe Hershberger print_packet(net_rx_packets[0], packet_length);
7472439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
7482439e4bfSJean-Christophe PLAGNIOL-VILLARD } else {
7492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* error ... */
7502439e4bfSJean-Christophe PLAGNIOL-VILLARD /* TODO ? */
7512439e4bfSJean-Christophe PLAGNIOL-VILLARD is_error = 1;
7522439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7532439e4bfSJean-Christophe PLAGNIOL-VILLARD
7547194ab80SBen Warren while ( SMC_inw( dev, MMU_CMD_REG ) & MC_BUSY )
7552439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1); /* Wait until not busy */
7562439e4bfSJean-Christophe PLAGNIOL-VILLARD
7572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* error or good, tell the card to get rid of this packet */
7587194ab80SBen Warren SMC_outw( dev, MC_RELEASE, MMU_CMD_REG );
7592439e4bfSJean-Christophe PLAGNIOL-VILLARD
7607194ab80SBen Warren while ( SMC_inw( dev, MMU_CMD_REG ) & MC_BUSY )
7612439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1); /* Wait until not busy */
7622439e4bfSJean-Christophe PLAGNIOL-VILLARD
7632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* restore saved registers */
7647194ab80SBen Warren SMC_outb( dev, saved_pnr, PN_REG );
7657194ab80SBen Warren SMC_outw( dev, saved_ptr, PTR_REG );
7662439e4bfSJean-Christophe PLAGNIOL-VILLARD
7672439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!is_error) {
7682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Pass the packet up to the protocol layers. */
7691fd92db8SJoe Hershberger net_process_received_packet(net_rx_packets[0], packet_length);
7702439e4bfSJean-Christophe PLAGNIOL-VILLARD return packet_length;
7712439e4bfSJean-Christophe PLAGNIOL-VILLARD } else {
7722439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0;
7732439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7742439e4bfSJean-Christophe PLAGNIOL-VILLARD
7752439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7762439e4bfSJean-Christophe PLAGNIOL-VILLARD
7772439e4bfSJean-Christophe PLAGNIOL-VILLARD
7782439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0
7792439e4bfSJean-Christophe PLAGNIOL-VILLARD /*------------------------------------------------------------
7802439e4bfSJean-Christophe PLAGNIOL-VILLARD . Modify a bit in the LAN91C111 register set
7812439e4bfSJean-Christophe PLAGNIOL-VILLARD .-------------------------------------------------------------*/
7827194ab80SBen Warren static word smc_modify_regbit(struct eth_device *dev, int bank, int ioaddr, int reg,
7832439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int bit, int val)
7842439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7852439e4bfSJean-Christophe PLAGNIOL-VILLARD word regval;
7862439e4bfSJean-Christophe PLAGNIOL-VILLARD
7877194ab80SBen Warren SMC_SELECT_BANK( dev, bank );
7882439e4bfSJean-Christophe PLAGNIOL-VILLARD
7897194ab80SBen Warren regval = SMC_inw( dev, reg );
7902439e4bfSJean-Christophe PLAGNIOL-VILLARD if (val)
7912439e4bfSJean-Christophe PLAGNIOL-VILLARD regval |= bit;
7922439e4bfSJean-Christophe PLAGNIOL-VILLARD else
7932439e4bfSJean-Christophe PLAGNIOL-VILLARD regval &= ~bit;
7942439e4bfSJean-Christophe PLAGNIOL-VILLARD
7957194ab80SBen Warren SMC_outw( dev, regval, 0 );
7962439e4bfSJean-Christophe PLAGNIOL-VILLARD return(regval);
7972439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7982439e4bfSJean-Christophe PLAGNIOL-VILLARD
7992439e4bfSJean-Christophe PLAGNIOL-VILLARD
8002439e4bfSJean-Christophe PLAGNIOL-VILLARD /*------------------------------------------------------------
8012439e4bfSJean-Christophe PLAGNIOL-VILLARD . Retrieve a bit in the LAN91C111 register set
8022439e4bfSJean-Christophe PLAGNIOL-VILLARD .-------------------------------------------------------------*/
8037194ab80SBen Warren static int smc_get_regbit(struct eth_device *dev, int bank, int ioaddr, int reg, unsigned int bit)
8042439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8057194ab80SBen Warren SMC_SELECT_BANK( dev, bank );
8067194ab80SBen Warren if ( SMC_inw( dev, reg ) & bit)
8072439e4bfSJean-Christophe PLAGNIOL-VILLARD return(1);
8082439e4bfSJean-Christophe PLAGNIOL-VILLARD else
8092439e4bfSJean-Christophe PLAGNIOL-VILLARD return(0);
8102439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8112439e4bfSJean-Christophe PLAGNIOL-VILLARD
8122439e4bfSJean-Christophe PLAGNIOL-VILLARD
8132439e4bfSJean-Christophe PLAGNIOL-VILLARD /*------------------------------------------------------------
8142439e4bfSJean-Christophe PLAGNIOL-VILLARD . Modify a LAN91C111 register (word access only)
8152439e4bfSJean-Christophe PLAGNIOL-VILLARD .-------------------------------------------------------------*/
8167194ab80SBen Warren static void smc_modify_reg(struct eth_device *dev, int bank, int ioaddr, int reg, word val)
8172439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8187194ab80SBen Warren SMC_SELECT_BANK( dev, bank );
8197194ab80SBen Warren SMC_outw( dev, val, reg );
8202439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8212439e4bfSJean-Christophe PLAGNIOL-VILLARD
8222439e4bfSJean-Christophe PLAGNIOL-VILLARD
8232439e4bfSJean-Christophe PLAGNIOL-VILLARD /*------------------------------------------------------------
8242439e4bfSJean-Christophe PLAGNIOL-VILLARD . Retrieve a LAN91C111 register (word access only)
8252439e4bfSJean-Christophe PLAGNIOL-VILLARD .-------------------------------------------------------------*/
8267194ab80SBen Warren static int smc_get_reg(struct eth_device *dev, int bank, int ioaddr, int reg)
8272439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8287194ab80SBen Warren SMC_SELECT_BANK( dev, bank );
8297194ab80SBen Warren return(SMC_inw( dev, reg ));
8302439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8312439e4bfSJean-Christophe PLAGNIOL-VILLARD
8322439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* 0 */
8332439e4bfSJean-Christophe PLAGNIOL-VILLARD
8342439e4bfSJean-Christophe PLAGNIOL-VILLARD /*---PHY CONTROL AND CONFIGURATION----------------------------------------- */
8352439e4bfSJean-Christophe PLAGNIOL-VILLARD
8362439e4bfSJean-Christophe PLAGNIOL-VILLARD #if (SMC_DEBUG > 2 )
8372439e4bfSJean-Christophe PLAGNIOL-VILLARD
8382439e4bfSJean-Christophe PLAGNIOL-VILLARD /*------------------------------------------------------------
8392439e4bfSJean-Christophe PLAGNIOL-VILLARD . Debugging function for viewing MII Management serial bitstream
8402439e4bfSJean-Christophe PLAGNIOL-VILLARD .-------------------------------------------------------------*/
smc_dump_mii_stream(byte * bits,int size)8412439e4bfSJean-Christophe PLAGNIOL-VILLARD static void smc_dump_mii_stream (byte * bits, int size)
8422439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8432439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
8442439e4bfSJean-Christophe PLAGNIOL-VILLARD
8452439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("BIT#:");
8462439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < size; ++i) {
8472439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%d", i % 10);
8482439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8492439e4bfSJean-Christophe PLAGNIOL-VILLARD
8502439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("\nMDOE:");
8512439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < size; ++i) {
8522439e4bfSJean-Christophe PLAGNIOL-VILLARD if (bits[i] & MII_MDOE)
8532439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("1");
8542439e4bfSJean-Christophe PLAGNIOL-VILLARD else
8552439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("0");
8562439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8572439e4bfSJean-Christophe PLAGNIOL-VILLARD
8582439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("\nMDO :");
8592439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < size; ++i) {
8602439e4bfSJean-Christophe PLAGNIOL-VILLARD if (bits[i] & MII_MDO)
8612439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("1");
8622439e4bfSJean-Christophe PLAGNIOL-VILLARD else
8632439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("0");
8642439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8652439e4bfSJean-Christophe PLAGNIOL-VILLARD
8662439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("\nMDI :");
8672439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < size; ++i) {
8682439e4bfSJean-Christophe PLAGNIOL-VILLARD if (bits[i] & MII_MDI)
8692439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("1");
8702439e4bfSJean-Christophe PLAGNIOL-VILLARD else
8712439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("0");
8722439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8732439e4bfSJean-Christophe PLAGNIOL-VILLARD
8742439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("\n");
8752439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8762439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
8772439e4bfSJean-Christophe PLAGNIOL-VILLARD
8782439e4bfSJean-Christophe PLAGNIOL-VILLARD /*------------------------------------------------------------
8792439e4bfSJean-Christophe PLAGNIOL-VILLARD . Reads a register from the MII Management serial interface
8802439e4bfSJean-Christophe PLAGNIOL-VILLARD .-------------------------------------------------------------*/
8812439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SMC91111_EXT_PHY
smc_read_phy_register(struct eth_device * dev,byte phyreg)8827194ab80SBen Warren static word smc_read_phy_register (struct eth_device *dev, byte phyreg)
8832439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8842439e4bfSJean-Christophe PLAGNIOL-VILLARD int oldBank;
8852439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
8862439e4bfSJean-Christophe PLAGNIOL-VILLARD byte mask;
8872439e4bfSJean-Christophe PLAGNIOL-VILLARD word mii_reg;
8882439e4bfSJean-Christophe PLAGNIOL-VILLARD byte bits[64];
8892439e4bfSJean-Christophe PLAGNIOL-VILLARD int clk_idx = 0;
8902439e4bfSJean-Christophe PLAGNIOL-VILLARD int input_idx;
8912439e4bfSJean-Christophe PLAGNIOL-VILLARD word phydata;
8922439e4bfSJean-Christophe PLAGNIOL-VILLARD byte phyaddr = SMC_PHY_ADDR;
8932439e4bfSJean-Christophe PLAGNIOL-VILLARD
8942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 32 consecutive ones on MDO to establish sync */
8952439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 32; ++i)
8962439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE | MII_MDO;
8972439e4bfSJean-Christophe PLAGNIOL-VILLARD
8982439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Start code <01> */
8992439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE;
9002439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE | MII_MDO;
9012439e4bfSJean-Christophe PLAGNIOL-VILLARD
9022439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read command <10> */
9032439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE | MII_MDO;
9042439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE;
9052439e4bfSJean-Christophe PLAGNIOL-VILLARD
9062439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Output the PHY address, msb first */
9072439e4bfSJean-Christophe PLAGNIOL-VILLARD mask = (byte) 0x10;
9082439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 5; ++i) {
9092439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phyaddr & mask)
9102439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE | MII_MDO;
9112439e4bfSJean-Christophe PLAGNIOL-VILLARD else
9122439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE;
9132439e4bfSJean-Christophe PLAGNIOL-VILLARD
9142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shift to next lowest bit */
9152439e4bfSJean-Christophe PLAGNIOL-VILLARD mask >>= 1;
9162439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9172439e4bfSJean-Christophe PLAGNIOL-VILLARD
9182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Output the phy register number, msb first */
9192439e4bfSJean-Christophe PLAGNIOL-VILLARD mask = (byte) 0x10;
9202439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 5; ++i) {
9212439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phyreg & mask)
9222439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE | MII_MDO;
9232439e4bfSJean-Christophe PLAGNIOL-VILLARD else
9242439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE;
9252439e4bfSJean-Christophe PLAGNIOL-VILLARD
9262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shift to next lowest bit */
9272439e4bfSJean-Christophe PLAGNIOL-VILLARD mask >>= 1;
9282439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9292439e4bfSJean-Christophe PLAGNIOL-VILLARD
9302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tristate and turnaround (2 bit times) */
9312439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = 0;
9322439e4bfSJean-Christophe PLAGNIOL-VILLARD /*bits[clk_idx++] = 0; */
9332439e4bfSJean-Christophe PLAGNIOL-VILLARD
9342439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Input starts at this bit time */
9352439e4bfSJean-Christophe PLAGNIOL-VILLARD input_idx = clk_idx;
9362439e4bfSJean-Christophe PLAGNIOL-VILLARD
9372439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Will input 16 bits */
9382439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 16; ++i)
9392439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = 0;
9402439e4bfSJean-Christophe PLAGNIOL-VILLARD
9412439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Final clock bit */
9422439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = 0;
9432439e4bfSJean-Christophe PLAGNIOL-VILLARD
9442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Save the current bank */
9457194ab80SBen Warren oldBank = SMC_inw (dev, BANK_SELECT);
9462439e4bfSJean-Christophe PLAGNIOL-VILLARD
9472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Select bank 3 */
9487194ab80SBen Warren SMC_SELECT_BANK (dev, 3);
9492439e4bfSJean-Christophe PLAGNIOL-VILLARD
9502439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Get the current MII register value */
9517194ab80SBen Warren mii_reg = SMC_inw (dev, MII_REG);
9522439e4bfSJean-Christophe PLAGNIOL-VILLARD
9532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Turn off all MII Interface bits */
9542439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg &= ~(MII_MDOE | MII_MCLK | MII_MDI | MII_MDO);
9552439e4bfSJean-Christophe PLAGNIOL-VILLARD
9562439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clock all 64 cycles */
9572439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < sizeof bits; ++i) {
9582439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clock Low - output data */
9597194ab80SBen Warren SMC_outw (dev, mii_reg | bits[i], MII_REG);
9602439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (SMC_PHY_CLOCK_DELAY);
9612439e4bfSJean-Christophe PLAGNIOL-VILLARD
9622439e4bfSJean-Christophe PLAGNIOL-VILLARD
9632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clock Hi - input data */
9647194ab80SBen Warren SMC_outw (dev, mii_reg | bits[i] | MII_MCLK, MII_REG);
9652439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (SMC_PHY_CLOCK_DELAY);
9667194ab80SBen Warren bits[i] |= SMC_inw (dev, MII_REG) & MII_MDI;
9672439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9682439e4bfSJean-Christophe PLAGNIOL-VILLARD
9692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Return to idle state */
9702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set clock to low, data to low, and output tristated */
9717194ab80SBen Warren SMC_outw (dev, mii_reg, MII_REG);
9722439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (SMC_PHY_CLOCK_DELAY);
9732439e4bfSJean-Christophe PLAGNIOL-VILLARD
9742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Restore original bank select */
9757194ab80SBen Warren SMC_SELECT_BANK (dev, oldBank);
9762439e4bfSJean-Christophe PLAGNIOL-VILLARD
9772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Recover input data */
9782439e4bfSJean-Christophe PLAGNIOL-VILLARD phydata = 0;
9792439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 16; ++i) {
9802439e4bfSJean-Christophe PLAGNIOL-VILLARD phydata <<= 1;
9812439e4bfSJean-Christophe PLAGNIOL-VILLARD
9822439e4bfSJean-Christophe PLAGNIOL-VILLARD if (bits[input_idx++] & MII_MDI)
9832439e4bfSJean-Christophe PLAGNIOL-VILLARD phydata |= 0x0001;
9842439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9852439e4bfSJean-Christophe PLAGNIOL-VILLARD
9862439e4bfSJean-Christophe PLAGNIOL-VILLARD #if (SMC_DEBUG > 2 )
9872439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("smc_read_phy_register(): phyaddr=%x,phyreg=%x,phydata=%x\n",
9882439e4bfSJean-Christophe PLAGNIOL-VILLARD phyaddr, phyreg, phydata);
9892439e4bfSJean-Christophe PLAGNIOL-VILLARD smc_dump_mii_stream (bits, sizeof bits);
9902439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
9912439e4bfSJean-Christophe PLAGNIOL-VILLARD
9922439e4bfSJean-Christophe PLAGNIOL-VILLARD return (phydata);
9932439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9942439e4bfSJean-Christophe PLAGNIOL-VILLARD
9952439e4bfSJean-Christophe PLAGNIOL-VILLARD
9962439e4bfSJean-Christophe PLAGNIOL-VILLARD /*------------------------------------------------------------
9972439e4bfSJean-Christophe PLAGNIOL-VILLARD . Writes a register to the MII Management serial interface
9982439e4bfSJean-Christophe PLAGNIOL-VILLARD .-------------------------------------------------------------*/
smc_write_phy_register(struct eth_device * dev,byte phyreg,word phydata)9997194ab80SBen Warren static void smc_write_phy_register (struct eth_device *dev, byte phyreg,
10007194ab80SBen Warren word phydata)
10012439e4bfSJean-Christophe PLAGNIOL-VILLARD {
10022439e4bfSJean-Christophe PLAGNIOL-VILLARD int oldBank;
10032439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
10042439e4bfSJean-Christophe PLAGNIOL-VILLARD word mask;
10052439e4bfSJean-Christophe PLAGNIOL-VILLARD word mii_reg;
10062439e4bfSJean-Christophe PLAGNIOL-VILLARD byte bits[65];
10072439e4bfSJean-Christophe PLAGNIOL-VILLARD int clk_idx = 0;
10082439e4bfSJean-Christophe PLAGNIOL-VILLARD byte phyaddr = SMC_PHY_ADDR;
10092439e4bfSJean-Christophe PLAGNIOL-VILLARD
10102439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 32 consecutive ones on MDO to establish sync */
10112439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 32; ++i)
10122439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE | MII_MDO;
10132439e4bfSJean-Christophe PLAGNIOL-VILLARD
10142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Start code <01> */
10152439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE;
10162439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE | MII_MDO;
10172439e4bfSJean-Christophe PLAGNIOL-VILLARD
10182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Write command <01> */
10192439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE;
10202439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE | MII_MDO;
10212439e4bfSJean-Christophe PLAGNIOL-VILLARD
10222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Output the PHY address, msb first */
10232439e4bfSJean-Christophe PLAGNIOL-VILLARD mask = (byte) 0x10;
10242439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 5; ++i) {
10252439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phyaddr & mask)
10262439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE | MII_MDO;
10272439e4bfSJean-Christophe PLAGNIOL-VILLARD else
10282439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE;
10292439e4bfSJean-Christophe PLAGNIOL-VILLARD
10302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shift to next lowest bit */
10312439e4bfSJean-Christophe PLAGNIOL-VILLARD mask >>= 1;
10322439e4bfSJean-Christophe PLAGNIOL-VILLARD }
10332439e4bfSJean-Christophe PLAGNIOL-VILLARD
10342439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Output the phy register number, msb first */
10352439e4bfSJean-Christophe PLAGNIOL-VILLARD mask = (byte) 0x10;
10362439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 5; ++i) {
10372439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phyreg & mask)
10382439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE | MII_MDO;
10392439e4bfSJean-Christophe PLAGNIOL-VILLARD else
10402439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE;
10412439e4bfSJean-Christophe PLAGNIOL-VILLARD
10422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shift to next lowest bit */
10432439e4bfSJean-Christophe PLAGNIOL-VILLARD mask >>= 1;
10442439e4bfSJean-Christophe PLAGNIOL-VILLARD }
10452439e4bfSJean-Christophe PLAGNIOL-VILLARD
10462439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tristate and turnaround (2 bit times) */
10472439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = 0;
10482439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = 0;
10492439e4bfSJean-Christophe PLAGNIOL-VILLARD
10502439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Write out 16 bits of data, msb first */
10512439e4bfSJean-Christophe PLAGNIOL-VILLARD mask = 0x8000;
10522439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 16; ++i) {
10532439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phydata & mask)
10542439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE | MII_MDO;
10552439e4bfSJean-Christophe PLAGNIOL-VILLARD else
10562439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = MII_MDOE;
10572439e4bfSJean-Christophe PLAGNIOL-VILLARD
10582439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shift to next lowest bit */
10592439e4bfSJean-Christophe PLAGNIOL-VILLARD mask >>= 1;
10602439e4bfSJean-Christophe PLAGNIOL-VILLARD }
10612439e4bfSJean-Christophe PLAGNIOL-VILLARD
10622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Final clock bit (tristate) */
10632439e4bfSJean-Christophe PLAGNIOL-VILLARD bits[clk_idx++] = 0;
10642439e4bfSJean-Christophe PLAGNIOL-VILLARD
10652439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Save the current bank */
10667194ab80SBen Warren oldBank = SMC_inw (dev, BANK_SELECT);
10672439e4bfSJean-Christophe PLAGNIOL-VILLARD
10682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Select bank 3 */
10697194ab80SBen Warren SMC_SELECT_BANK (dev, 3);
10702439e4bfSJean-Christophe PLAGNIOL-VILLARD
10712439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Get the current MII register value */
10727194ab80SBen Warren mii_reg = SMC_inw (dev, MII_REG);
10732439e4bfSJean-Christophe PLAGNIOL-VILLARD
10742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Turn off all MII Interface bits */
10752439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg &= ~(MII_MDOE | MII_MCLK | MII_MDI | MII_MDO);
10762439e4bfSJean-Christophe PLAGNIOL-VILLARD
10772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clock all cycles */
10782439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < sizeof bits; ++i) {
10792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clock Low - output data */
10807194ab80SBen Warren SMC_outw (dev, mii_reg | bits[i], MII_REG);
10812439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (SMC_PHY_CLOCK_DELAY);
10822439e4bfSJean-Christophe PLAGNIOL-VILLARD
10832439e4bfSJean-Christophe PLAGNIOL-VILLARD
10842439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clock Hi - input data */
10857194ab80SBen Warren SMC_outw (dev, mii_reg | bits[i] | MII_MCLK, MII_REG);
10862439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (SMC_PHY_CLOCK_DELAY);
10877194ab80SBen Warren bits[i] |= SMC_inw (dev, MII_REG) & MII_MDI;
10882439e4bfSJean-Christophe PLAGNIOL-VILLARD }
10892439e4bfSJean-Christophe PLAGNIOL-VILLARD
10902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Return to idle state */
10912439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set clock to low, data to low, and output tristated */
10927194ab80SBen Warren SMC_outw (dev, mii_reg, MII_REG);
10932439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (SMC_PHY_CLOCK_DELAY);
10942439e4bfSJean-Christophe PLAGNIOL-VILLARD
10952439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Restore original bank select */
10967194ab80SBen Warren SMC_SELECT_BANK (dev, oldBank);
10972439e4bfSJean-Christophe PLAGNIOL-VILLARD
10982439e4bfSJean-Christophe PLAGNIOL-VILLARD #if (SMC_DEBUG > 2 )
10992439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("smc_write_phy_register(): phyaddr=%x,phyreg=%x,phydata=%x\n",
11002439e4bfSJean-Christophe PLAGNIOL-VILLARD phyaddr, phyreg, phydata);
11012439e4bfSJean-Christophe PLAGNIOL-VILLARD smc_dump_mii_stream (bits, sizeof bits);
11022439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
11032439e4bfSJean-Christophe PLAGNIOL-VILLARD }
11042439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* !CONFIG_SMC91111_EXT_PHY */
11052439e4bfSJean-Christophe PLAGNIOL-VILLARD
11062439e4bfSJean-Christophe PLAGNIOL-VILLARD
11072439e4bfSJean-Christophe PLAGNIOL-VILLARD /*------------------------------------------------------------
11082439e4bfSJean-Christophe PLAGNIOL-VILLARD . Configures the specified PHY using Autonegotiation. Calls
11092439e4bfSJean-Christophe PLAGNIOL-VILLARD . smc_phy_fixed() if the user has requested a certain config.
11102439e4bfSJean-Christophe PLAGNIOL-VILLARD .-------------------------------------------------------------*/
11112439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SMC91111_EXT_PHY
smc_phy_configure(struct eth_device * dev)11127194ab80SBen Warren static void smc_phy_configure (struct eth_device *dev)
11132439e4bfSJean-Christophe PLAGNIOL-VILLARD {
11142439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout;
11152439e4bfSJean-Christophe PLAGNIOL-VILLARD word my_phy_caps; /* My PHY capabilities */
11162439e4bfSJean-Christophe PLAGNIOL-VILLARD word my_ad_caps; /* My Advertised capabilities */
11172439e4bfSJean-Christophe PLAGNIOL-VILLARD word status = 0; /*;my status = 0 */
11182439e4bfSJean-Christophe PLAGNIOL-VILLARD
11192439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK3 ("%s: smc_program_phy()\n", SMC_DEV_NAME);
11202439e4bfSJean-Christophe PLAGNIOL-VILLARD
11212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the PHY, setting all other bits to zero */
11227194ab80SBen Warren smc_write_phy_register (dev, PHY_CNTL_REG, PHY_CNTL_RST);
11232439e4bfSJean-Christophe PLAGNIOL-VILLARD
11242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for the reset to complete, or time out */
11252439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 6; /* Wait up to 3 seconds */
11262439e4bfSJean-Christophe PLAGNIOL-VILLARD while (timeout--) {
11277194ab80SBen Warren if (!(smc_read_phy_register (dev, PHY_CNTL_REG)
11282439e4bfSJean-Christophe PLAGNIOL-VILLARD & PHY_CNTL_RST)) {
11292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* reset complete */
11302439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
11312439e4bfSJean-Christophe PLAGNIOL-VILLARD }
11322439e4bfSJean-Christophe PLAGNIOL-VILLARD
113365029492SMike Frysinger mdelay(500); /* wait 500 millisecs */
11342439e4bfSJean-Christophe PLAGNIOL-VILLARD }
11352439e4bfSJean-Christophe PLAGNIOL-VILLARD
11362439e4bfSJean-Christophe PLAGNIOL-VILLARD if (timeout < 1) {
11372439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s:PHY reset timed out\n", SMC_DEV_NAME);
11382439e4bfSJean-Christophe PLAGNIOL-VILLARD goto smc_phy_configure_exit;
11392439e4bfSJean-Christophe PLAGNIOL-VILLARD }
11402439e4bfSJean-Christophe PLAGNIOL-VILLARD
11412439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read PHY Register 18, Status Output */
11422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* lp->lastPhy18 = smc_read_phy_register(PHY_INT_REG); */
11432439e4bfSJean-Christophe PLAGNIOL-VILLARD
11442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable PHY Interrupts (for register 18) */
11452439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Interrupts listed here are disabled */
11467194ab80SBen Warren smc_write_phy_register (dev, PHY_MASK_REG, 0xffff);
11472439e4bfSJean-Christophe PLAGNIOL-VILLARD
11482439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure the Receive/Phy Control register */
11497194ab80SBen Warren SMC_SELECT_BANK (dev, 0);
11507194ab80SBen Warren SMC_outw (dev, RPC_DEFAULT, RPC_REG);
11512439e4bfSJean-Christophe PLAGNIOL-VILLARD
11522439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Copy our capabilities from PHY_STAT_REG to PHY_AD_REG */
11537194ab80SBen Warren my_phy_caps = smc_read_phy_register (dev, PHY_STAT_REG);
11542439e4bfSJean-Christophe PLAGNIOL-VILLARD my_ad_caps = PHY_AD_CSMA; /* I am CSMA capable */
11552439e4bfSJean-Christophe PLAGNIOL-VILLARD
11562439e4bfSJean-Christophe PLAGNIOL-VILLARD if (my_phy_caps & PHY_STAT_CAP_T4)
11572439e4bfSJean-Christophe PLAGNIOL-VILLARD my_ad_caps |= PHY_AD_T4;
11582439e4bfSJean-Christophe PLAGNIOL-VILLARD
11592439e4bfSJean-Christophe PLAGNIOL-VILLARD if (my_phy_caps & PHY_STAT_CAP_TXF)
11602439e4bfSJean-Christophe PLAGNIOL-VILLARD my_ad_caps |= PHY_AD_TX_FDX;
11612439e4bfSJean-Christophe PLAGNIOL-VILLARD
11622439e4bfSJean-Christophe PLAGNIOL-VILLARD if (my_phy_caps & PHY_STAT_CAP_TXH)
11632439e4bfSJean-Christophe PLAGNIOL-VILLARD my_ad_caps |= PHY_AD_TX_HDX;
11642439e4bfSJean-Christophe PLAGNIOL-VILLARD
11652439e4bfSJean-Christophe PLAGNIOL-VILLARD if (my_phy_caps & PHY_STAT_CAP_TF)
11662439e4bfSJean-Christophe PLAGNIOL-VILLARD my_ad_caps |= PHY_AD_10_FDX;
11672439e4bfSJean-Christophe PLAGNIOL-VILLARD
11682439e4bfSJean-Christophe PLAGNIOL-VILLARD if (my_phy_caps & PHY_STAT_CAP_TH)
11692439e4bfSJean-Christophe PLAGNIOL-VILLARD my_ad_caps |= PHY_AD_10_HDX;
11702439e4bfSJean-Christophe PLAGNIOL-VILLARD
11712439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Update our Auto-Neg Advertisement Register */
11727194ab80SBen Warren smc_write_phy_register (dev, PHY_AD_REG, my_ad_caps);
11732439e4bfSJean-Christophe PLAGNIOL-VILLARD
11742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the register back. Without this, it appears that when */
11752439e4bfSJean-Christophe PLAGNIOL-VILLARD /* auto-negotiation is restarted, sometimes it isn't ready and */
11762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* the link does not come up. */
11777194ab80SBen Warren smc_read_phy_register(dev, PHY_AD_REG);
11782439e4bfSJean-Christophe PLAGNIOL-VILLARD
11792439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK2 ("%s: phy caps=%x\n", SMC_DEV_NAME, my_phy_caps);
11802439e4bfSJean-Christophe PLAGNIOL-VILLARD PRINTK2 ("%s: phy advertised caps=%x\n", SMC_DEV_NAME, my_ad_caps);
11812439e4bfSJean-Christophe PLAGNIOL-VILLARD
11822439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Restart auto-negotiation process in order to advertise my caps */
11837194ab80SBen Warren smc_write_phy_register (dev, PHY_CNTL_REG,
11842439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_CNTL_ANEG_EN | PHY_CNTL_ANEG_RST);
11852439e4bfSJean-Christophe PLAGNIOL-VILLARD
11862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for the auto-negotiation to complete. This may take from */
11872439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 2 to 3 seconds. */
11882439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for the reset to complete, or time out */
11892439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = CONFIG_SMC_AUTONEG_TIMEOUT * 2;
11902439e4bfSJean-Christophe PLAGNIOL-VILLARD while (timeout--) {
11912439e4bfSJean-Christophe PLAGNIOL-VILLARD
11927194ab80SBen Warren status = smc_read_phy_register (dev, PHY_STAT_REG);
11932439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & PHY_STAT_ANEG_ACK) {
11942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* auto-negotiate complete */
11952439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
11962439e4bfSJean-Christophe PLAGNIOL-VILLARD }
11972439e4bfSJean-Christophe PLAGNIOL-VILLARD
119865029492SMike Frysinger mdelay(500); /* wait 500 millisecs */
11992439e4bfSJean-Christophe PLAGNIOL-VILLARD
12002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Restart auto-negotiation if remote fault */
12012439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & PHY_STAT_REM_FLT) {
12022439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s: PHY remote fault detected\n",
12032439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_DEV_NAME);
12042439e4bfSJean-Christophe PLAGNIOL-VILLARD
12052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Restart auto-negotiation */
12062439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s: PHY restarting auto-negotiation\n",
12072439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_DEV_NAME);
12087194ab80SBen Warren smc_write_phy_register (dev, PHY_CNTL_REG,
12092439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_CNTL_ANEG_EN |
12102439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_CNTL_ANEG_RST |
12112439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_CNTL_SPEED |
12122439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_CNTL_DPLX);
12132439e4bfSJean-Christophe PLAGNIOL-VILLARD }
12142439e4bfSJean-Christophe PLAGNIOL-VILLARD }
12152439e4bfSJean-Christophe PLAGNIOL-VILLARD
12162439e4bfSJean-Christophe PLAGNIOL-VILLARD if (timeout < 1) {
12172439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s: PHY auto-negotiate timed out\n", SMC_DEV_NAME);
12182439e4bfSJean-Christophe PLAGNIOL-VILLARD }
12192439e4bfSJean-Christophe PLAGNIOL-VILLARD
12202439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Fail if we detected an auto-negotiate remote fault */
12212439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & PHY_STAT_REM_FLT) {
12222439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s: PHY remote fault detected\n", SMC_DEV_NAME);
12232439e4bfSJean-Christophe PLAGNIOL-VILLARD }
12242439e4bfSJean-Christophe PLAGNIOL-VILLARD
12252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Re-Configure the Receive/Phy Control register */
12267194ab80SBen Warren SMC_outw (dev, RPC_DEFAULT, RPC_REG);
12272439e4bfSJean-Christophe PLAGNIOL-VILLARD
12282439e4bfSJean-Christophe PLAGNIOL-VILLARD smc_phy_configure_exit: ;
12292439e4bfSJean-Christophe PLAGNIOL-VILLARD
12302439e4bfSJean-Christophe PLAGNIOL-VILLARD }
12312439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* !CONFIG_SMC91111_EXT_PHY */
12322439e4bfSJean-Christophe PLAGNIOL-VILLARD
12332439e4bfSJean-Christophe PLAGNIOL-VILLARD
12342439e4bfSJean-Christophe PLAGNIOL-VILLARD #if SMC_DEBUG > 2
print_packet(byte * buf,int length)12352439e4bfSJean-Christophe PLAGNIOL-VILLARD static void print_packet( byte * buf, int length )
12362439e4bfSJean-Christophe PLAGNIOL-VILLARD {
12372439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
12382439e4bfSJean-Christophe PLAGNIOL-VILLARD int remainder;
12392439e4bfSJean-Christophe PLAGNIOL-VILLARD int lines;
12402439e4bfSJean-Christophe PLAGNIOL-VILLARD
12412439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Packet of length %d \n", length );
12422439e4bfSJean-Christophe PLAGNIOL-VILLARD
12432439e4bfSJean-Christophe PLAGNIOL-VILLARD #if SMC_DEBUG > 3
12442439e4bfSJean-Christophe PLAGNIOL-VILLARD lines = length / 16;
12452439e4bfSJean-Christophe PLAGNIOL-VILLARD remainder = length % 16;
12462439e4bfSJean-Christophe PLAGNIOL-VILLARD
12472439e4bfSJean-Christophe PLAGNIOL-VILLARD for ( i = 0; i < lines ; i ++ ) {
12482439e4bfSJean-Christophe PLAGNIOL-VILLARD int cur;
12492439e4bfSJean-Christophe PLAGNIOL-VILLARD
12502439e4bfSJean-Christophe PLAGNIOL-VILLARD for ( cur = 0; cur < 8; cur ++ ) {
12512439e4bfSJean-Christophe PLAGNIOL-VILLARD byte a, b;
12522439e4bfSJean-Christophe PLAGNIOL-VILLARD
12532439e4bfSJean-Christophe PLAGNIOL-VILLARD a = *(buf ++ );
12542439e4bfSJean-Christophe PLAGNIOL-VILLARD b = *(buf ++ );
12552439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%02x%02x ", a, b );
12562439e4bfSJean-Christophe PLAGNIOL-VILLARD }
12572439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("\n");
12582439e4bfSJean-Christophe PLAGNIOL-VILLARD }
12592439e4bfSJean-Christophe PLAGNIOL-VILLARD for ( i = 0; i < remainder/2 ; i++ ) {
12602439e4bfSJean-Christophe PLAGNIOL-VILLARD byte a, b;
12612439e4bfSJean-Christophe PLAGNIOL-VILLARD
12622439e4bfSJean-Christophe PLAGNIOL-VILLARD a = *(buf ++ );
12632439e4bfSJean-Christophe PLAGNIOL-VILLARD b = *(buf ++ );
12642439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%02x%02x ", a, b );
12652439e4bfSJean-Christophe PLAGNIOL-VILLARD }
12662439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("\n");
12672439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
12682439e4bfSJean-Christophe PLAGNIOL-VILLARD }
12692439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
12702439e4bfSJean-Christophe PLAGNIOL-VILLARD
smc91111_initialize(u8 dev_num,int base_addr)12717194ab80SBen Warren int smc91111_initialize(u8 dev_num, int base_addr)
12722439e4bfSJean-Christophe PLAGNIOL-VILLARD {
12737194ab80SBen Warren struct smc91111_priv *priv;
12747194ab80SBen Warren struct eth_device *dev;
12757194ab80SBen Warren int i;
12762439e4bfSJean-Christophe PLAGNIOL-VILLARD
12777194ab80SBen Warren priv = malloc(sizeof(*priv));
12787194ab80SBen Warren if (!priv)
12797194ab80SBen Warren return 0;
12807194ab80SBen Warren dev = malloc(sizeof(*dev));
12817194ab80SBen Warren if (!dev) {
12827194ab80SBen Warren free(priv);
128303f3d8d3SMike Frysinger return 0;
12842439e4bfSJean-Christophe PLAGNIOL-VILLARD }
12852439e4bfSJean-Christophe PLAGNIOL-VILLARD
12861ca6d0dfSThomas Chou memset(dev, 0, sizeof(*dev));
12877194ab80SBen Warren priv->dev_num = dev_num;
12887194ab80SBen Warren dev->priv = priv;
12897194ab80SBen Warren dev->iobase = base_addr;
12902439e4bfSJean-Christophe PLAGNIOL-VILLARD
12917194ab80SBen Warren swap_to(ETHERNET);
12927194ab80SBen Warren SMC_SELECT_BANK(dev, 1);
12937194ab80SBen Warren for (i = 0; i < 6; ++i)
12947194ab80SBen Warren dev->enetaddr[i] = SMC_inb(dev, (ADDR0_REG + i));
12957194ab80SBen Warren swap_to(FLASH);
12962439e4bfSJean-Christophe PLAGNIOL-VILLARD
12977194ab80SBen Warren dev->init = smc_init;
12987194ab80SBen Warren dev->halt = smc_halt;
12997194ab80SBen Warren dev->send = smc_send;
13007194ab80SBen Warren dev->recv = smc_rcv;
13011ca6d0dfSThomas Chou dev->write_hwaddr = smc_write_hwaddr;
13027194ab80SBen Warren sprintf(dev->name, "%s-%hu", SMC_DEV_NAME, dev_num);
13032439e4bfSJean-Christophe PLAGNIOL-VILLARD
13047194ab80SBen Warren eth_register(dev);
13057194ab80SBen Warren return 0;
13062439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1307