1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
28995a96dSNeil Armstrong /*
38995a96dSNeil Armstrong * Meson GXL Internal PHY Driver
48995a96dSNeil Armstrong *
58995a96dSNeil Armstrong * Copyright (C) 2015 Amlogic, Inc. All rights reserved.
68995a96dSNeil Armstrong * Copyright (C) 2016 BayLibre, SAS. All rights reserved.
78995a96dSNeil Armstrong * Author: Neil Armstrong <narmstrong@baylibre.com>
88995a96dSNeil Armstrong */
98995a96dSNeil Armstrong #include <config.h>
108995a96dSNeil Armstrong #include <common.h>
118995a96dSNeil Armstrong #include <linux/bitops.h>
1230cbb524SJerome Brunet #include <dm.h>
138995a96dSNeil Armstrong #include <phy.h>
148995a96dSNeil Armstrong
1530cbb524SJerome Brunet /* This function is provided to cope with the possible failures of this phy
1630cbb524SJerome Brunet * during aneg process. When aneg fails, the PHY reports that aneg is done
1730cbb524SJerome Brunet * but the value found in MII_LPA is wrong:
1830cbb524SJerome Brunet * - Early failures: MII_LPA is just 0x0001. if MII_EXPANSION reports that
1930cbb524SJerome Brunet * the link partner (LP) supports aneg but the LP never acked our base
2030cbb524SJerome Brunet * code word, it is likely that we never sent it to begin with.
2130cbb524SJerome Brunet * - Late failures: MII_LPA is filled with a value which seems to make sense
2230cbb524SJerome Brunet * but it actually is not what the LP is advertising. It seems that we
2330cbb524SJerome Brunet * can detect this using a magic bit in the WOL bank (reg 12 - bit 12).
2430cbb524SJerome Brunet * If this particular bit is not set when aneg is reported being done,
2530cbb524SJerome Brunet * it means MII_LPA is likely to be wrong.
2630cbb524SJerome Brunet *
2730cbb524SJerome Brunet * In both case, forcing a restart of the aneg process solve the problem.
2830cbb524SJerome Brunet * When this failure happens, the first retry is usually successful but,
2930cbb524SJerome Brunet * in some cases, it may take up to 6 retries to get a decent result
3030cbb524SJerome Brunet */
meson_gxl_startup(struct phy_device * phydev)3130cbb524SJerome Brunet int meson_gxl_startup(struct phy_device *phydev)
3230cbb524SJerome Brunet {
3330cbb524SJerome Brunet unsigned int retries = 10;
3430cbb524SJerome Brunet int ret, wol, lpa, exp;
3530cbb524SJerome Brunet
3630cbb524SJerome Brunet restart_aneg:
3730cbb524SJerome Brunet ret = genphy_update_link(phydev);
3830cbb524SJerome Brunet if (ret)
3930cbb524SJerome Brunet return ret;
4030cbb524SJerome Brunet
4130cbb524SJerome Brunet if (phydev->autoneg == AUTONEG_ENABLE) {
4230cbb524SJerome Brunet /* Need to access WOL bank, make sure the access is open */
4330cbb524SJerome Brunet ret = phy_write(phydev, MDIO_DEVAD_NONE, 0x14, 0x0000);
4430cbb524SJerome Brunet if (ret)
4530cbb524SJerome Brunet return ret;
4630cbb524SJerome Brunet ret = phy_write(phydev, MDIO_DEVAD_NONE, 0x14, 0x0400);
4730cbb524SJerome Brunet if (ret)
4830cbb524SJerome Brunet return ret;
4930cbb524SJerome Brunet ret = phy_write(phydev, MDIO_DEVAD_NONE, 0x14, 0x0000);
5030cbb524SJerome Brunet if (ret)
5130cbb524SJerome Brunet return ret;
5230cbb524SJerome Brunet ret = phy_write(phydev, MDIO_DEVAD_NONE, 0x14, 0x0400);
5330cbb524SJerome Brunet if (ret)
5430cbb524SJerome Brunet return ret;
5530cbb524SJerome Brunet
5630cbb524SJerome Brunet /* Request LPI_STATUS WOL register */
5730cbb524SJerome Brunet ret = phy_write(phydev, MDIO_DEVAD_NONE, 0x14, 0x8D80);
5830cbb524SJerome Brunet if (ret)
5930cbb524SJerome Brunet return ret;
6030cbb524SJerome Brunet
6130cbb524SJerome Brunet /* Read LPI_STATUS value */
6230cbb524SJerome Brunet wol = phy_read(phydev, MDIO_DEVAD_NONE, 0x15);
6330cbb524SJerome Brunet if (wol < 0)
6430cbb524SJerome Brunet return wol;
6530cbb524SJerome Brunet
6630cbb524SJerome Brunet lpa = phy_read(phydev, MDIO_DEVAD_NONE, MII_LPA);
6730cbb524SJerome Brunet if (lpa < 0)
6830cbb524SJerome Brunet return lpa;
6930cbb524SJerome Brunet
7030cbb524SJerome Brunet exp = phy_read(phydev, MDIO_DEVAD_NONE, MII_EXPANSION);
7130cbb524SJerome Brunet if (exp < 0)
7230cbb524SJerome Brunet return exp;
7330cbb524SJerome Brunet
7430cbb524SJerome Brunet if (!(wol & BIT(12)) ||
7530cbb524SJerome Brunet ((exp & EXPANSION_NWAY) && !(lpa & LPA_LPACK))) {
7630cbb524SJerome Brunet
7730cbb524SJerome Brunet /* Looks like aneg failed after all */
7830cbb524SJerome Brunet if (!retries) {
7930cbb524SJerome Brunet printf("%s LPA corruption max attempts\n",
8030cbb524SJerome Brunet phydev->dev->name);
8130cbb524SJerome Brunet return -ETIMEDOUT;
8230cbb524SJerome Brunet }
8330cbb524SJerome Brunet
8430cbb524SJerome Brunet printf("%s LPA corruption - aneg restart\n",
8530cbb524SJerome Brunet phydev->dev->name);
8630cbb524SJerome Brunet
8730cbb524SJerome Brunet ret = genphy_restart_aneg(phydev);
8830cbb524SJerome Brunet if (ret)
8930cbb524SJerome Brunet return ret;
9030cbb524SJerome Brunet
9130cbb524SJerome Brunet --retries;
9230cbb524SJerome Brunet
9330cbb524SJerome Brunet goto restart_aneg;
9430cbb524SJerome Brunet }
9530cbb524SJerome Brunet }
9630cbb524SJerome Brunet
9730cbb524SJerome Brunet return genphy_parse_link(phydev);
9830cbb524SJerome Brunet }
9930cbb524SJerome Brunet
meson_gxl_phy_config(struct phy_device * phydev)1008995a96dSNeil Armstrong static int meson_gxl_phy_config(struct phy_device *phydev)
1018995a96dSNeil Armstrong {
1028995a96dSNeil Armstrong /* Enable Analog and DSP register Bank access by */
1038995a96dSNeil Armstrong phy_write(phydev, MDIO_DEVAD_NONE, 0x14, 0x0000);
1048995a96dSNeil Armstrong phy_write(phydev, MDIO_DEVAD_NONE, 0x14, 0x0400);
1058995a96dSNeil Armstrong phy_write(phydev, MDIO_DEVAD_NONE, 0x14, 0x0000);
1068995a96dSNeil Armstrong phy_write(phydev, MDIO_DEVAD_NONE, 0x14, 0x0400);
1078995a96dSNeil Armstrong
1088995a96dSNeil Armstrong /* Write Analog register 23 */
1098995a96dSNeil Armstrong phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x8E0D);
1108995a96dSNeil Armstrong phy_write(phydev, MDIO_DEVAD_NONE, 0x14, 0x4417);
1118995a96dSNeil Armstrong
1128995a96dSNeil Armstrong /* Enable fractional PLL */
1138995a96dSNeil Armstrong phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x0005);
1148995a96dSNeil Armstrong phy_write(phydev, MDIO_DEVAD_NONE, 0x14, 0x5C1B);
1158995a96dSNeil Armstrong
1168995a96dSNeil Armstrong /* Program fraction FR_PLL_DIV1 */
1178995a96dSNeil Armstrong phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x029A);
1188995a96dSNeil Armstrong phy_write(phydev, MDIO_DEVAD_NONE, 0x14, 0x5C1D);
1198995a96dSNeil Armstrong
1208995a96dSNeil Armstrong /* Program fraction FR_PLL_DIV1 */
1218995a96dSNeil Armstrong phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0xAAAA);
1228995a96dSNeil Armstrong phy_write(phydev, MDIO_DEVAD_NONE, 0x14, 0x5C1C);
1238995a96dSNeil Armstrong
1248995a96dSNeil Armstrong return genphy_config(phydev);
1258995a96dSNeil Armstrong }
1268995a96dSNeil Armstrong
1278995a96dSNeil Armstrong static struct phy_driver meson_gxl_phy_driver = {
1288995a96dSNeil Armstrong .name = "Meson GXL Internal PHY",
1298995a96dSNeil Armstrong .uid = 0x01814400,
1308995a96dSNeil Armstrong .mask = 0xfffffff0,
1318995a96dSNeil Armstrong .features = PHY_BASIC_FEATURES,
1328995a96dSNeil Armstrong .config = &meson_gxl_phy_config,
13330cbb524SJerome Brunet .startup = &meson_gxl_startup,
1348995a96dSNeil Armstrong .shutdown = &genphy_shutdown,
1358995a96dSNeil Armstrong };
1368995a96dSNeil Armstrong
phy_meson_gxl_init(void)1378995a96dSNeil Armstrong int phy_meson_gxl_init(void)
1388995a96dSNeil Armstrong {
1398995a96dSNeil Armstrong phy_register(&meson_gxl_phy_driver);
1408995a96dSNeil Armstrong
1418995a96dSNeil Armstrong return 0;
1428995a96dSNeil Armstrong }
143