183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
29b6bcdcbSAlbert Aribaud /*
39b6bcdcbSAlbert Aribaud * (C) Copyright 2009
49b6bcdcbSAlbert Aribaud * Marvell Semiconductor <www.marvell.com>
59b6bcdcbSAlbert Aribaud * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
69b6bcdcbSAlbert Aribaud *
79b6bcdcbSAlbert Aribaud * (C) Copyright 2003
89b6bcdcbSAlbert Aribaud * Ingo Assmus <ingo.assmus@keymile.com>
99b6bcdcbSAlbert Aribaud *
109b6bcdcbSAlbert Aribaud * based on - Driver for MV64360X ethernet ports
119b6bcdcbSAlbert Aribaud * Copyright (C) 2002 rabeeh@galileo.co.il
129b6bcdcbSAlbert Aribaud */
139b6bcdcbSAlbert Aribaud
149b6bcdcbSAlbert Aribaud #include <common.h>
15fb731076SChris Packham #include <dm.h>
169b6bcdcbSAlbert Aribaud #include <net.h>
179b6bcdcbSAlbert Aribaud #include <malloc.h>
189b6bcdcbSAlbert Aribaud #include <miiphy.h>
195194ed7eSChris Packham #include <wait_bit.h>
20a7efd719SLei Wen #include <asm/io.h>
211221ce45SMasahiro Yamada #include <linux/errno.h>
229b6bcdcbSAlbert Aribaud #include <asm/types.h>
23a7efd719SLei Wen #include <asm/system.h>
249b6bcdcbSAlbert Aribaud #include <asm/byteorder.h>
2536aaa918SAnatolij Gustschin #include <asm/arch/cpu.h>
26d44265adSAlbert Aribaud
27d44265adSAlbert Aribaud #if defined(CONFIG_KIRKWOOD)
283dc23f78SStefan Roese #include <asm/arch/soc.h>
29d3c9ffd0SAlbert Aribaud #elif defined(CONFIG_ORION5X)
30d3c9ffd0SAlbert Aribaud #include <asm/arch/orion5x.h>
31d44265adSAlbert Aribaud #endif
32d44265adSAlbert Aribaud
339b6bcdcbSAlbert Aribaud #include "mvgbe.h"
349b6bcdcbSAlbert Aribaud
359b6bcdcbSAlbert Aribaud DECLARE_GLOBAL_DATA_PTR;
369b6bcdcbSAlbert Aribaud
375aa2297dSLuka Perkov #ifndef CONFIG_MVGBE_PORTS
385aa2297dSLuka Perkov # define CONFIG_MVGBE_PORTS {0, 0}
395aa2297dSLuka Perkov #endif
405aa2297dSLuka Perkov
41d44265adSAlbert Aribaud #define MV_PHY_ADR_REQUEST 0xee
42d44265adSAlbert Aribaud #define MVGBE_SMI_REG (((struct mvgbe_registers *)MVGBE0_BASE)->smi)
439b6bcdcbSAlbert Aribaud
44cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB) || defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
smi_wait_ready(struct mvgbe_device * dmvgbe)455194ed7eSChris Packham static int smi_wait_ready(struct mvgbe_device *dmvgbe)
465194ed7eSChris Packham {
475194ed7eSChris Packham int ret;
485194ed7eSChris Packham
495194ed7eSChris Packham ret = wait_for_bit_le32(&MVGBE_SMI_REG, MVGBE_PHY_SMI_BUSY_MASK, false,
505194ed7eSChris Packham MVGBE_PHY_SMI_TIMEOUT_MS, false);
515194ed7eSChris Packham if (ret) {
525194ed7eSChris Packham printf("Error: SMI busy timeout\n");
535194ed7eSChris Packham return ret;
545194ed7eSChris Packham }
555194ed7eSChris Packham
565194ed7eSChris Packham return 0;
575194ed7eSChris Packham }
585194ed7eSChris Packham
__mvgbe_mdio_read(struct mvgbe_device * dmvgbe,int phy_adr,int devad,int reg_ofs)59e9bf75c9SChris Packham static int __mvgbe_mdio_read(struct mvgbe_device *dmvgbe, int phy_adr,
60e9bf75c9SChris Packham int devad, int reg_ofs)
619b6bcdcbSAlbert Aribaud {
62d44265adSAlbert Aribaud struct mvgbe_registers *regs = dmvgbe->regs;
639b6bcdcbSAlbert Aribaud u32 smi_reg;
649b6bcdcbSAlbert Aribaud u32 timeout;
65e9bf75c9SChris Packham u16 data = 0;
669b6bcdcbSAlbert Aribaud
679b6bcdcbSAlbert Aribaud /* Phyadr read request */
68d44265adSAlbert Aribaud if (phy_adr == MV_PHY_ADR_REQUEST &&
69d44265adSAlbert Aribaud reg_ofs == MV_PHY_ADR_REQUEST) {
709b6bcdcbSAlbert Aribaud /* */
715a49f174SJoe Hershberger data = (u16) (MVGBE_REG_RD(regs->phyadr) & PHYADR_MASK);
725a49f174SJoe Hershberger return data;
739b6bcdcbSAlbert Aribaud }
749b6bcdcbSAlbert Aribaud /* check parameters */
759b6bcdcbSAlbert Aribaud if (phy_adr > PHYADR_MASK) {
769b6bcdcbSAlbert Aribaud printf("Err..(%s) Invalid PHY address %d\n",
771fd92db8SJoe Hershberger __func__, phy_adr);
789b6bcdcbSAlbert Aribaud return -EFAULT;
799b6bcdcbSAlbert Aribaud }
809b6bcdcbSAlbert Aribaud if (reg_ofs > PHYREG_MASK) {
819b6bcdcbSAlbert Aribaud printf("Err..(%s) Invalid register offset %d\n",
821fd92db8SJoe Hershberger __func__, reg_ofs);
839b6bcdcbSAlbert Aribaud return -EFAULT;
849b6bcdcbSAlbert Aribaud }
859b6bcdcbSAlbert Aribaud
869b6bcdcbSAlbert Aribaud /* wait till the SMI is not busy */
875194ed7eSChris Packham if (smi_wait_ready(dmvgbe) < 0)
889b6bcdcbSAlbert Aribaud return -EFAULT;
899b6bcdcbSAlbert Aribaud
909b6bcdcbSAlbert Aribaud /* fill the phy address and regiser offset and read opcode */
91d44265adSAlbert Aribaud smi_reg = (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
92d44265adSAlbert Aribaud | (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS)
93d44265adSAlbert Aribaud | MVGBE_PHY_SMI_OPCODE_READ;
949b6bcdcbSAlbert Aribaud
959b6bcdcbSAlbert Aribaud /* write the smi register */
96d44265adSAlbert Aribaud MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
979b6bcdcbSAlbert Aribaud
989b6bcdcbSAlbert Aribaud /*wait till read value is ready */
99d44265adSAlbert Aribaud timeout = MVGBE_PHY_SMI_TIMEOUT;
1009b6bcdcbSAlbert Aribaud
1019b6bcdcbSAlbert Aribaud do {
1029b6bcdcbSAlbert Aribaud /* read smi register */
103d44265adSAlbert Aribaud smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
1049b6bcdcbSAlbert Aribaud if (timeout-- == 0) {
1059b6bcdcbSAlbert Aribaud printf("Err..(%s) SMI read ready timeout\n",
1061fd92db8SJoe Hershberger __func__);
1079b6bcdcbSAlbert Aribaud return -EFAULT;
1089b6bcdcbSAlbert Aribaud }
109d44265adSAlbert Aribaud } while (!(smi_reg & MVGBE_PHY_SMI_READ_VALID_MASK));
1109b6bcdcbSAlbert Aribaud
1119b6bcdcbSAlbert Aribaud /* Wait for the data to update in the SMI register */
112d44265adSAlbert Aribaud for (timeout = 0; timeout < MVGBE_PHY_SMI_TIMEOUT; timeout++)
113d44265adSAlbert Aribaud ;
1149b6bcdcbSAlbert Aribaud
1155a49f174SJoe Hershberger data = (u16) (MVGBE_REG_RD(MVGBE_SMI_REG) & MVGBE_PHY_SMI_DATA_MASK);
1169b6bcdcbSAlbert Aribaud
1171fd92db8SJoe Hershberger debug("%s:(adr %d, off %d) value= %04x\n", __func__, phy_adr, reg_ofs,
1185a49f174SJoe Hershberger data);
1199b6bcdcbSAlbert Aribaud
1205a49f174SJoe Hershberger return data;
1219b6bcdcbSAlbert Aribaud }
1229b6bcdcbSAlbert Aribaud
1239b6bcdcbSAlbert Aribaud /*
124e9bf75c9SChris Packham * smi_reg_read - miiphy_read callback function.
1259b6bcdcbSAlbert Aribaud *
126e9bf75c9SChris Packham * Returns 16bit phy register value, or -EFAULT on error
1279b6bcdcbSAlbert Aribaud */
smi_reg_read(struct mii_dev * bus,int phy_adr,int devad,int reg_ofs)128e9bf75c9SChris Packham static int smi_reg_read(struct mii_dev *bus, int phy_adr, int devad,
129e9bf75c9SChris Packham int reg_ofs)
1309b6bcdcbSAlbert Aribaud {
131fb731076SChris Packham #ifdef CONFIG_DM_ETH
132fb731076SChris Packham struct mvgbe_device *dmvgbe = bus->priv;
133fb731076SChris Packham #else
1345a49f174SJoe Hershberger struct eth_device *dev = eth_get_dev_by_name(bus->name);
135d44265adSAlbert Aribaud struct mvgbe_device *dmvgbe = to_mvgbe(dev);
136fb731076SChris Packham #endif
137e9bf75c9SChris Packham
138e9bf75c9SChris Packham return __mvgbe_mdio_read(dmvgbe, phy_adr, devad, reg_ofs);
139e9bf75c9SChris Packham }
140e9bf75c9SChris Packham
__mvgbe_mdio_write(struct mvgbe_device * dmvgbe,int phy_adr,int devad,int reg_ofs,u16 data)141e9bf75c9SChris Packham static int __mvgbe_mdio_write(struct mvgbe_device *dmvgbe, int phy_adr,
142e9bf75c9SChris Packham int devad, int reg_ofs, u16 data)
143e9bf75c9SChris Packham {
144d44265adSAlbert Aribaud struct mvgbe_registers *regs = dmvgbe->regs;
1459b6bcdcbSAlbert Aribaud u32 smi_reg;
1469b6bcdcbSAlbert Aribaud
1479b6bcdcbSAlbert Aribaud /* Phyadr write request*/
148d44265adSAlbert Aribaud if (phy_adr == MV_PHY_ADR_REQUEST &&
149d44265adSAlbert Aribaud reg_ofs == MV_PHY_ADR_REQUEST) {
150d44265adSAlbert Aribaud MVGBE_REG_WR(regs->phyadr, data);
1519b6bcdcbSAlbert Aribaud return 0;
1529b6bcdcbSAlbert Aribaud }
1539b6bcdcbSAlbert Aribaud
1549b6bcdcbSAlbert Aribaud /* check parameters */
1559b6bcdcbSAlbert Aribaud if (phy_adr > PHYADR_MASK) {
1561fd92db8SJoe Hershberger printf("Err..(%s) Invalid phy address\n", __func__);
1579b6bcdcbSAlbert Aribaud return -EINVAL;
1589b6bcdcbSAlbert Aribaud }
1599b6bcdcbSAlbert Aribaud if (reg_ofs > PHYREG_MASK) {
1601fd92db8SJoe Hershberger printf("Err..(%s) Invalid register offset\n", __func__);
1615194ed7eSChris Packham return -EFAULT;
1629b6bcdcbSAlbert Aribaud }
1639b6bcdcbSAlbert Aribaud
1649b6bcdcbSAlbert Aribaud /* wait till the SMI is not busy */
1655194ed7eSChris Packham if (smi_wait_ready(dmvgbe) < 0)
1665194ed7eSChris Packham return -EFAULT;
1679b6bcdcbSAlbert Aribaud
1689b6bcdcbSAlbert Aribaud /* fill the phy addr and reg offset and write opcode and data */
169d44265adSAlbert Aribaud smi_reg = (data << MVGBE_PHY_SMI_DATA_OFFS);
170d44265adSAlbert Aribaud smi_reg |= (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
171d44265adSAlbert Aribaud | (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS);
172d44265adSAlbert Aribaud smi_reg &= ~MVGBE_PHY_SMI_OPCODE_READ;
1739b6bcdcbSAlbert Aribaud
1749b6bcdcbSAlbert Aribaud /* write the smi register */
175d44265adSAlbert Aribaud MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
1769b6bcdcbSAlbert Aribaud
1779b6bcdcbSAlbert Aribaud return 0;
1789b6bcdcbSAlbert Aribaud }
179e9bf75c9SChris Packham
180e9bf75c9SChris Packham /*
181e9bf75c9SChris Packham * smi_reg_write - miiphy_write callback function.
182e9bf75c9SChris Packham *
183e9bf75c9SChris Packham * Returns 0 if write succeed, -EFAULT on error
184e9bf75c9SChris Packham */
smi_reg_write(struct mii_dev * bus,int phy_adr,int devad,int reg_ofs,u16 data)185e9bf75c9SChris Packham static int smi_reg_write(struct mii_dev *bus, int phy_adr, int devad,
186e9bf75c9SChris Packham int reg_ofs, u16 data)
187e9bf75c9SChris Packham {
188fb731076SChris Packham #ifdef CONFIG_DM_ETH
189fb731076SChris Packham struct mvgbe_device *dmvgbe = bus->priv;
190fb731076SChris Packham #else
191e9bf75c9SChris Packham struct eth_device *dev = eth_get_dev_by_name(bus->name);
192e9bf75c9SChris Packham struct mvgbe_device *dmvgbe = to_mvgbe(dev);
193fb731076SChris Packham #endif
194e9bf75c9SChris Packham
195e9bf75c9SChris Packham return __mvgbe_mdio_write(dmvgbe, phy_adr, devad, reg_ofs, data);
196e9bf75c9SChris Packham }
197cc79697cSStefan Bigler #endif
1989b6bcdcbSAlbert Aribaud
1999b6bcdcbSAlbert Aribaud /* Stop and checks all queues */
stop_queue(u32 * qreg)2009b6bcdcbSAlbert Aribaud static void stop_queue(u32 * qreg)
2019b6bcdcbSAlbert Aribaud {
2029b6bcdcbSAlbert Aribaud u32 reg_data;
2039b6bcdcbSAlbert Aribaud
2049b6bcdcbSAlbert Aribaud reg_data = readl(qreg);
2059b6bcdcbSAlbert Aribaud
2069b6bcdcbSAlbert Aribaud if (reg_data & 0xFF) {
2079b6bcdcbSAlbert Aribaud /* Issue stop command for active channels only */
2089b6bcdcbSAlbert Aribaud writel((reg_data << 8), qreg);
2099b6bcdcbSAlbert Aribaud
2109b6bcdcbSAlbert Aribaud /* Wait for all queue activity to terminate. */
2119b6bcdcbSAlbert Aribaud do {
2129b6bcdcbSAlbert Aribaud /*
2139b6bcdcbSAlbert Aribaud * Check port cause register that all queues
2149b6bcdcbSAlbert Aribaud * are stopped
2159b6bcdcbSAlbert Aribaud */
2169b6bcdcbSAlbert Aribaud reg_data = readl(qreg);
2179b6bcdcbSAlbert Aribaud }
2189b6bcdcbSAlbert Aribaud while (reg_data & 0xFF);
2199b6bcdcbSAlbert Aribaud }
2209b6bcdcbSAlbert Aribaud }
2219b6bcdcbSAlbert Aribaud
2229b6bcdcbSAlbert Aribaud /*
2239b6bcdcbSAlbert Aribaud * set_access_control - Config address decode parameters for Ethernet unit
2249b6bcdcbSAlbert Aribaud *
2259b6bcdcbSAlbert Aribaud * This function configures the address decode parameters for the Gigabit
2269b6bcdcbSAlbert Aribaud * Ethernet Controller according the given parameters struct.
2279b6bcdcbSAlbert Aribaud *
2289b6bcdcbSAlbert Aribaud * @regs Register struct pointer.
2299b6bcdcbSAlbert Aribaud * @param Address decode parameter struct.
2309b6bcdcbSAlbert Aribaud */
set_access_control(struct mvgbe_registers * regs,struct mvgbe_winparam * param)231d44265adSAlbert Aribaud static void set_access_control(struct mvgbe_registers *regs,
232d44265adSAlbert Aribaud struct mvgbe_winparam *param)
2339b6bcdcbSAlbert Aribaud {
2349b6bcdcbSAlbert Aribaud u32 access_prot_reg;
2359b6bcdcbSAlbert Aribaud
2369b6bcdcbSAlbert Aribaud /* Set access control register */
237d44265adSAlbert Aribaud access_prot_reg = MVGBE_REG_RD(regs->epap);
2389b6bcdcbSAlbert Aribaud /* clear window permission */
2399b6bcdcbSAlbert Aribaud access_prot_reg &= (~(3 << (param->win * 2)));
2409b6bcdcbSAlbert Aribaud access_prot_reg |= (param->access_ctrl << (param->win * 2));
241d44265adSAlbert Aribaud MVGBE_REG_WR(regs->epap, access_prot_reg);
2429b6bcdcbSAlbert Aribaud
2439b6bcdcbSAlbert Aribaud /* Set window Size reg (SR) */
244d44265adSAlbert Aribaud MVGBE_REG_WR(regs->barsz[param->win].size,
2459b6bcdcbSAlbert Aribaud (((param->size / 0x10000) - 1) << 16));
2469b6bcdcbSAlbert Aribaud
2479b6bcdcbSAlbert Aribaud /* Set window Base address reg (BA) */
248d44265adSAlbert Aribaud MVGBE_REG_WR(regs->barsz[param->win].bar,
2499b6bcdcbSAlbert Aribaud (param->target | param->attrib | param->base_addr));
2509b6bcdcbSAlbert Aribaud /* High address remap reg (HARR) */
2519b6bcdcbSAlbert Aribaud if (param->win < 4)
252d44265adSAlbert Aribaud MVGBE_REG_WR(regs->ha_remap[param->win], param->high_addr);
2539b6bcdcbSAlbert Aribaud
2549b6bcdcbSAlbert Aribaud /* Base address enable reg (BARER) */
2559b6bcdcbSAlbert Aribaud if (param->enable == 1)
256d44265adSAlbert Aribaud MVGBE_REG_BITS_RESET(regs->bare, (1 << param->win));
2579b6bcdcbSAlbert Aribaud else
258d44265adSAlbert Aribaud MVGBE_REG_BITS_SET(regs->bare, (1 << param->win));
2599b6bcdcbSAlbert Aribaud }
2609b6bcdcbSAlbert Aribaud
set_dram_access(struct mvgbe_registers * regs)261d44265adSAlbert Aribaud static void set_dram_access(struct mvgbe_registers *regs)
2629b6bcdcbSAlbert Aribaud {
263d44265adSAlbert Aribaud struct mvgbe_winparam win_param;
2649b6bcdcbSAlbert Aribaud int i;
2659b6bcdcbSAlbert Aribaud
2669b6bcdcbSAlbert Aribaud for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
2679b6bcdcbSAlbert Aribaud /* Set access parameters for DRAM bank i */
2689b6bcdcbSAlbert Aribaud win_param.win = i; /* Use Ethernet window i */
2699b6bcdcbSAlbert Aribaud /* Window target - DDR */
270d44265adSAlbert Aribaud win_param.target = MVGBE_TARGET_DRAM;
2719b6bcdcbSAlbert Aribaud /* Enable full access */
2729b6bcdcbSAlbert Aribaud win_param.access_ctrl = EWIN_ACCESS_FULL;
2739b6bcdcbSAlbert Aribaud win_param.high_addr = 0;
2749b6bcdcbSAlbert Aribaud /* Get bank base and size */
2759b6bcdcbSAlbert Aribaud win_param.base_addr = gd->bd->bi_dram[i].start;
2769b6bcdcbSAlbert Aribaud win_param.size = gd->bd->bi_dram[i].size;
2779b6bcdcbSAlbert Aribaud if (win_param.size == 0)
2789b6bcdcbSAlbert Aribaud win_param.enable = 0;
2799b6bcdcbSAlbert Aribaud else
2809b6bcdcbSAlbert Aribaud win_param.enable = 1; /* Enable the access */
2819b6bcdcbSAlbert Aribaud
2829b6bcdcbSAlbert Aribaud /* Enable DRAM bank */
2839b6bcdcbSAlbert Aribaud switch (i) {
2849b6bcdcbSAlbert Aribaud case 0:
2859b6bcdcbSAlbert Aribaud win_param.attrib = EBAR_DRAM_CS0;
2869b6bcdcbSAlbert Aribaud break;
2879b6bcdcbSAlbert Aribaud case 1:
2889b6bcdcbSAlbert Aribaud win_param.attrib = EBAR_DRAM_CS1;
2899b6bcdcbSAlbert Aribaud break;
2909b6bcdcbSAlbert Aribaud case 2:
2919b6bcdcbSAlbert Aribaud win_param.attrib = EBAR_DRAM_CS2;
2929b6bcdcbSAlbert Aribaud break;
2939b6bcdcbSAlbert Aribaud case 3:
2949b6bcdcbSAlbert Aribaud win_param.attrib = EBAR_DRAM_CS3;
2959b6bcdcbSAlbert Aribaud break;
2969b6bcdcbSAlbert Aribaud default:
2979b6bcdcbSAlbert Aribaud /* invalid bank, disable access */
2989b6bcdcbSAlbert Aribaud win_param.enable = 0;
2999b6bcdcbSAlbert Aribaud win_param.attrib = 0;
3009b6bcdcbSAlbert Aribaud break;
3019b6bcdcbSAlbert Aribaud }
3029b6bcdcbSAlbert Aribaud /* Set the access control for address window(EPAPR) RD/WR */
3039b6bcdcbSAlbert Aribaud set_access_control(regs, &win_param);
3049b6bcdcbSAlbert Aribaud }
3059b6bcdcbSAlbert Aribaud }
3069b6bcdcbSAlbert Aribaud
3079b6bcdcbSAlbert Aribaud /*
3089b6bcdcbSAlbert Aribaud * port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
3099b6bcdcbSAlbert Aribaud *
3109b6bcdcbSAlbert Aribaud * Go through all the DA filter tables (Unicast, Special Multicast & Other
3119b6bcdcbSAlbert Aribaud * Multicast) and set each entry to 0.
3129b6bcdcbSAlbert Aribaud */
port_init_mac_tables(struct mvgbe_registers * regs)313d44265adSAlbert Aribaud static void port_init_mac_tables(struct mvgbe_registers *regs)
3149b6bcdcbSAlbert Aribaud {
3159b6bcdcbSAlbert Aribaud int table_index;
3169b6bcdcbSAlbert Aribaud
3179b6bcdcbSAlbert Aribaud /* Clear DA filter unicast table (Ex_dFUT) */
3189b6bcdcbSAlbert Aribaud for (table_index = 0; table_index < 4; ++table_index)
319d44265adSAlbert Aribaud MVGBE_REG_WR(regs->dfut[table_index], 0);
3209b6bcdcbSAlbert Aribaud
3219b6bcdcbSAlbert Aribaud for (table_index = 0; table_index < 64; ++table_index) {
3229b6bcdcbSAlbert Aribaud /* Clear DA filter special multicast table (Ex_dFSMT) */
323d44265adSAlbert Aribaud MVGBE_REG_WR(regs->dfsmt[table_index], 0);
3249b6bcdcbSAlbert Aribaud /* Clear DA filter other multicast table (Ex_dFOMT) */
325d44265adSAlbert Aribaud MVGBE_REG_WR(regs->dfomt[table_index], 0);
3269b6bcdcbSAlbert Aribaud }
3279b6bcdcbSAlbert Aribaud }
3289b6bcdcbSAlbert Aribaud
3299b6bcdcbSAlbert Aribaud /*
3309b6bcdcbSAlbert Aribaud * port_uc_addr - This function Set the port unicast address table
3319b6bcdcbSAlbert Aribaud *
3329b6bcdcbSAlbert Aribaud * This function locates the proper entry in the Unicast table for the
3339b6bcdcbSAlbert Aribaud * specified MAC nibble and sets its properties according to function
3349b6bcdcbSAlbert Aribaud * parameters.
3359b6bcdcbSAlbert Aribaud * This function add/removes MAC addresses from the port unicast address
3369b6bcdcbSAlbert Aribaud * table.
3379b6bcdcbSAlbert Aribaud *
3389b6bcdcbSAlbert Aribaud * @uc_nibble Unicast MAC Address last nibble.
3399b6bcdcbSAlbert Aribaud * @option 0 = Add, 1 = remove address.
3409b6bcdcbSAlbert Aribaud *
3419b6bcdcbSAlbert Aribaud * RETURN: 1 if output succeeded. 0 if option parameter is invalid.
3429b6bcdcbSAlbert Aribaud */
port_uc_addr(struct mvgbe_registers * regs,u8 uc_nibble,int option)343d44265adSAlbert Aribaud static int port_uc_addr(struct mvgbe_registers *regs, u8 uc_nibble,
3449b6bcdcbSAlbert Aribaud int option)
3459b6bcdcbSAlbert Aribaud {
3469b6bcdcbSAlbert Aribaud u32 unicast_reg;
3479b6bcdcbSAlbert Aribaud u32 tbl_offset;
3489b6bcdcbSAlbert Aribaud u32 reg_offset;
3499b6bcdcbSAlbert Aribaud
3509b6bcdcbSAlbert Aribaud /* Locate the Unicast table entry */
3519b6bcdcbSAlbert Aribaud uc_nibble = (0xf & uc_nibble);
3529b6bcdcbSAlbert Aribaud /* Register offset from unicast table base */
3539b6bcdcbSAlbert Aribaud tbl_offset = (uc_nibble / 4);
3549b6bcdcbSAlbert Aribaud /* Entry offset within the above register */
3559b6bcdcbSAlbert Aribaud reg_offset = uc_nibble % 4;
3569b6bcdcbSAlbert Aribaud
3579b6bcdcbSAlbert Aribaud switch (option) {
3589b6bcdcbSAlbert Aribaud case REJECT_MAC_ADDR:
3599b6bcdcbSAlbert Aribaud /*
3609b6bcdcbSAlbert Aribaud * Clear accepts frame bit at specified unicast
3619b6bcdcbSAlbert Aribaud * DA table entry
3629b6bcdcbSAlbert Aribaud */
363d44265adSAlbert Aribaud unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
3649b6bcdcbSAlbert Aribaud unicast_reg &= (0xFF << (8 * reg_offset));
365d44265adSAlbert Aribaud MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
3669b6bcdcbSAlbert Aribaud break;
3679b6bcdcbSAlbert Aribaud case ACCEPT_MAC_ADDR:
3689b6bcdcbSAlbert Aribaud /* Set accepts frame bit at unicast DA filter table entry */
369d44265adSAlbert Aribaud unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
3709b6bcdcbSAlbert Aribaud unicast_reg &= (0xFF << (8 * reg_offset));
3719b6bcdcbSAlbert Aribaud unicast_reg |= ((0x01 | (RXUQ << 1)) << (8 * reg_offset));
372d44265adSAlbert Aribaud MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
3739b6bcdcbSAlbert Aribaud break;
3749b6bcdcbSAlbert Aribaud default:
3759b6bcdcbSAlbert Aribaud return 0;
3769b6bcdcbSAlbert Aribaud }
3779b6bcdcbSAlbert Aribaud return 1;
3789b6bcdcbSAlbert Aribaud }
3799b6bcdcbSAlbert Aribaud
3809b6bcdcbSAlbert Aribaud /*
3819b6bcdcbSAlbert Aribaud * port_uc_addr_set - This function Set the port Unicast address.
3829b6bcdcbSAlbert Aribaud */
port_uc_addr_set(struct mvgbe_device * dmvgbe,u8 * p_addr)383e9bf75c9SChris Packham static void port_uc_addr_set(struct mvgbe_device *dmvgbe, u8 *p_addr)
3849b6bcdcbSAlbert Aribaud {
385e9bf75c9SChris Packham struct mvgbe_registers *regs = dmvgbe->regs;
3869b6bcdcbSAlbert Aribaud u32 mac_h;
3879b6bcdcbSAlbert Aribaud u32 mac_l;
3889b6bcdcbSAlbert Aribaud
3899b6bcdcbSAlbert Aribaud mac_l = (p_addr[4] << 8) | (p_addr[5]);
3909b6bcdcbSAlbert Aribaud mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
3919b6bcdcbSAlbert Aribaud (p_addr[3] << 0);
3929b6bcdcbSAlbert Aribaud
393d44265adSAlbert Aribaud MVGBE_REG_WR(regs->macal, mac_l);
394d44265adSAlbert Aribaud MVGBE_REG_WR(regs->macah, mac_h);
3959b6bcdcbSAlbert Aribaud
3969b6bcdcbSAlbert Aribaud /* Accept frames of this address */
3979b6bcdcbSAlbert Aribaud port_uc_addr(regs, p_addr[5], ACCEPT_MAC_ADDR);
3989b6bcdcbSAlbert Aribaud }
3999b6bcdcbSAlbert Aribaud
4009b6bcdcbSAlbert Aribaud /*
401d44265adSAlbert Aribaud * mvgbe_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
4029b6bcdcbSAlbert Aribaud */
mvgbe_init_rx_desc_ring(struct mvgbe_device * dmvgbe)403d44265adSAlbert Aribaud static void mvgbe_init_rx_desc_ring(struct mvgbe_device *dmvgbe)
4049b6bcdcbSAlbert Aribaud {
405d44265adSAlbert Aribaud struct mvgbe_rxdesc *p_rx_desc;
4069b6bcdcbSAlbert Aribaud int i;
4079b6bcdcbSAlbert Aribaud
4089b6bcdcbSAlbert Aribaud /* initialize the Rx descriptors ring */
409d44265adSAlbert Aribaud p_rx_desc = dmvgbe->p_rxdesc;
4109b6bcdcbSAlbert Aribaud for (i = 0; i < RINGSZ; i++) {
4119b6bcdcbSAlbert Aribaud p_rx_desc->cmd_sts =
412d44265adSAlbert Aribaud MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
4139b6bcdcbSAlbert Aribaud p_rx_desc->buf_size = PKTSIZE_ALIGN;
4149b6bcdcbSAlbert Aribaud p_rx_desc->byte_cnt = 0;
415d44265adSAlbert Aribaud p_rx_desc->buf_ptr = dmvgbe->p_rxbuf + i * PKTSIZE_ALIGN;
4169b6bcdcbSAlbert Aribaud if (i == (RINGSZ - 1))
417d44265adSAlbert Aribaud p_rx_desc->nxtdesc_p = dmvgbe->p_rxdesc;
4189b6bcdcbSAlbert Aribaud else {
419d44265adSAlbert Aribaud p_rx_desc->nxtdesc_p = (struct mvgbe_rxdesc *)
420d44265adSAlbert Aribaud ((u32) p_rx_desc + MV_RXQ_DESC_ALIGNED_SIZE);
4219b6bcdcbSAlbert Aribaud p_rx_desc = p_rx_desc->nxtdesc_p;
4229b6bcdcbSAlbert Aribaud }
4239b6bcdcbSAlbert Aribaud }
424d44265adSAlbert Aribaud dmvgbe->p_rxdesc_curr = dmvgbe->p_rxdesc;
4259b6bcdcbSAlbert Aribaud }
4269b6bcdcbSAlbert Aribaud
__mvgbe_init(struct mvgbe_device * dmvgbe,u8 * enetaddr,const char * name)427fb731076SChris Packham static int __mvgbe_init(struct mvgbe_device *dmvgbe, u8 *enetaddr,
428fb731076SChris Packham const char *name)
4299b6bcdcbSAlbert Aribaud {
430d44265adSAlbert Aribaud struct mvgbe_registers *regs = dmvgbe->regs;
4310611c601SSascha Silbe #if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) && \
4320611c601SSascha Silbe !defined(CONFIG_PHYLIB) && \
433fb731076SChris Packham !defined(CONFIG_DM_ETH) && \
4340611c601SSascha Silbe defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
4359b6bcdcbSAlbert Aribaud int i;
4369b6bcdcbSAlbert Aribaud #endif
4379b6bcdcbSAlbert Aribaud /* setup RX rings */
438d44265adSAlbert Aribaud mvgbe_init_rx_desc_ring(dmvgbe);
4399b6bcdcbSAlbert Aribaud
4409b6bcdcbSAlbert Aribaud /* Clear the ethernet port interrupts */
441d44265adSAlbert Aribaud MVGBE_REG_WR(regs->ic, 0);
442d44265adSAlbert Aribaud MVGBE_REG_WR(regs->ice, 0);
4439b6bcdcbSAlbert Aribaud /* Unmask RX buffer and TX end interrupt */
444d44265adSAlbert Aribaud MVGBE_REG_WR(regs->pim, INT_CAUSE_UNMASK_ALL);
4459b6bcdcbSAlbert Aribaud /* Unmask phy and link status changes interrupts */
446d44265adSAlbert Aribaud MVGBE_REG_WR(regs->peim, INT_CAUSE_UNMASK_ALL_EXT);
4479b6bcdcbSAlbert Aribaud
4489b6bcdcbSAlbert Aribaud set_dram_access(regs);
4499b6bcdcbSAlbert Aribaud port_init_mac_tables(regs);
450fb731076SChris Packham port_uc_addr_set(dmvgbe, enetaddr);
4519b6bcdcbSAlbert Aribaud
4529b6bcdcbSAlbert Aribaud /* Assign port configuration and command. */
453d44265adSAlbert Aribaud MVGBE_REG_WR(regs->pxc, PRT_CFG_VAL);
454d44265adSAlbert Aribaud MVGBE_REG_WR(regs->pxcx, PORT_CFG_EXTEND_VALUE);
455d44265adSAlbert Aribaud MVGBE_REG_WR(regs->psc0, PORT_SERIAL_CONTROL_VALUE);
4569b6bcdcbSAlbert Aribaud
4579b6bcdcbSAlbert Aribaud /* Assign port SDMA configuration */
458d44265adSAlbert Aribaud MVGBE_REG_WR(regs->sdc, PORT_SDMA_CFG_VALUE);
459d44265adSAlbert Aribaud MVGBE_REG_WR(regs->tqx[0].qxttbc, QTKNBKT_DEF_VAL);
460d44265adSAlbert Aribaud MVGBE_REG_WR(regs->tqx[0].tqxtbc,
461d44265adSAlbert Aribaud (QMTBS_DEF_VAL << 16) | QTKNRT_DEF_VAL);
4629b6bcdcbSAlbert Aribaud /* Turn off the port/RXUQ bandwidth limitation */
463d44265adSAlbert Aribaud MVGBE_REG_WR(regs->pmtu, 0);
4649b6bcdcbSAlbert Aribaud
4659b6bcdcbSAlbert Aribaud /* Set maximum receive buffer to 9700 bytes */
466d44265adSAlbert Aribaud MVGBE_REG_WR(regs->psc0, MVGBE_MAX_RX_PACKET_9700BYTE
467d44265adSAlbert Aribaud | (MVGBE_REG_RD(regs->psc0) & MRU_MASK));
4689b6bcdcbSAlbert Aribaud
4699b6bcdcbSAlbert Aribaud /* Enable port initially */
470d44265adSAlbert Aribaud MVGBE_REG_BITS_SET(regs->psc0, MVGBE_SERIAL_PORT_EN);
4719b6bcdcbSAlbert Aribaud
4729b6bcdcbSAlbert Aribaud /*
4739b6bcdcbSAlbert Aribaud * Set ethernet MTU for leaky bucket mechanism to 0 - this will
4749b6bcdcbSAlbert Aribaud * disable the leaky bucket mechanism .
4759b6bcdcbSAlbert Aribaud */
476d44265adSAlbert Aribaud MVGBE_REG_WR(regs->pmtu, 0);
4779b6bcdcbSAlbert Aribaud
4789b6bcdcbSAlbert Aribaud /* Assignment of Rx CRDB of given RXUQ */
479d44265adSAlbert Aribaud MVGBE_REG_WR(regs->rxcdp[RXUQ], (u32) dmvgbe->p_rxdesc_curr);
4809b6bcdcbSAlbert Aribaud /* ensure previous write is done before enabling Rx DMA */
4819b6bcdcbSAlbert Aribaud isb();
4829b6bcdcbSAlbert Aribaud /* Enable port Rx. */
483d44265adSAlbert Aribaud MVGBE_REG_WR(regs->rqc, (1 << RXUQ));
4849b6bcdcbSAlbert Aribaud
485cd3ca3ffSSebastian Hesselbarth #if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) && \
486cd3ca3ffSSebastian Hesselbarth !defined(CONFIG_PHYLIB) && \
487fb731076SChris Packham !defined(CONFIG_DM_ETH) && \
488cd3ca3ffSSebastian Hesselbarth defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
4899b6bcdcbSAlbert Aribaud /* Wait up to 5s for the link status */
4909b6bcdcbSAlbert Aribaud for (i = 0; i < 5; i++) {
4919b6bcdcbSAlbert Aribaud u16 phyadr;
4929b6bcdcbSAlbert Aribaud
493fb731076SChris Packham miiphy_read(name, MV_PHY_ADR_REQUEST,
494d44265adSAlbert Aribaud MV_PHY_ADR_REQUEST, &phyadr);
4959b6bcdcbSAlbert Aribaud /* Return if we get link up */
496fb731076SChris Packham if (miiphy_link(name, phyadr))
4979b6bcdcbSAlbert Aribaud return 0;
4989b6bcdcbSAlbert Aribaud udelay(1000000);
4999b6bcdcbSAlbert Aribaud }
5009b6bcdcbSAlbert Aribaud
501fb731076SChris Packham printf("No link on %s\n", name);
5029b6bcdcbSAlbert Aribaud return -1;
5039b6bcdcbSAlbert Aribaud #endif
5049b6bcdcbSAlbert Aribaud return 0;
5059b6bcdcbSAlbert Aribaud }
5069b6bcdcbSAlbert Aribaud
507fb731076SChris Packham #ifndef CONFIG_DM_ETH
mvgbe_init(struct eth_device * dev)508e9bf75c9SChris Packham static int mvgbe_init(struct eth_device *dev)
5099b6bcdcbSAlbert Aribaud {
510d44265adSAlbert Aribaud struct mvgbe_device *dmvgbe = to_mvgbe(dev);
511e9bf75c9SChris Packham
512fb731076SChris Packham return __mvgbe_init(dmvgbe, dmvgbe->dev.enetaddr, dmvgbe->dev.name);
513e9bf75c9SChris Packham }
514fb731076SChris Packham #endif
515e9bf75c9SChris Packham
__mvgbe_halt(struct mvgbe_device * dmvgbe)516e9bf75c9SChris Packham static void __mvgbe_halt(struct mvgbe_device *dmvgbe)
517e9bf75c9SChris Packham {
518d44265adSAlbert Aribaud struct mvgbe_registers *regs = dmvgbe->regs;
5199b6bcdcbSAlbert Aribaud
5209b6bcdcbSAlbert Aribaud /* Disable all gigE address decoder */
521d44265adSAlbert Aribaud MVGBE_REG_WR(regs->bare, 0x3f);
5229b6bcdcbSAlbert Aribaud
5239b6bcdcbSAlbert Aribaud stop_queue(®s->tqc);
5249b6bcdcbSAlbert Aribaud stop_queue(®s->rqc);
5259b6bcdcbSAlbert Aribaud
5269b6bcdcbSAlbert Aribaud /* Disable port */
527d44265adSAlbert Aribaud MVGBE_REG_BITS_RESET(regs->psc0, MVGBE_SERIAL_PORT_EN);
5289b6bcdcbSAlbert Aribaud /* Set port is not reset */
529d44265adSAlbert Aribaud MVGBE_REG_BITS_RESET(regs->psc1, 1 << 4);
5309b6bcdcbSAlbert Aribaud #ifdef CONFIG_SYS_MII_MODE
5319b6bcdcbSAlbert Aribaud /* Set MMI interface up */
532d44265adSAlbert Aribaud MVGBE_REG_BITS_RESET(regs->psc1, 1 << 3);
5339b6bcdcbSAlbert Aribaud #endif
5349b6bcdcbSAlbert Aribaud /* Disable & mask ethernet port interrupts */
535d44265adSAlbert Aribaud MVGBE_REG_WR(regs->ic, 0);
536d44265adSAlbert Aribaud MVGBE_REG_WR(regs->ice, 0);
537d44265adSAlbert Aribaud MVGBE_REG_WR(regs->pim, 0);
538d44265adSAlbert Aribaud MVGBE_REG_WR(regs->peim, 0);
539e9bf75c9SChris Packham }
540e9bf75c9SChris Packham
541fb731076SChris Packham #ifndef CONFIG_DM_ETH
mvgbe_halt(struct eth_device * dev)542e9bf75c9SChris Packham static int mvgbe_halt(struct eth_device *dev)
543e9bf75c9SChris Packham {
544e9bf75c9SChris Packham struct mvgbe_device *dmvgbe = to_mvgbe(dev);
545e9bf75c9SChris Packham
546e9bf75c9SChris Packham __mvgbe_halt(dmvgbe);
5479b6bcdcbSAlbert Aribaud
5489b6bcdcbSAlbert Aribaud return 0;
5499b6bcdcbSAlbert Aribaud }
550fb731076SChris Packham #endif
5519b6bcdcbSAlbert Aribaud
552fb731076SChris Packham #ifdef CONFIG_DM_ETH
mvgbe_write_hwaddr(struct udevice * dev)553fb731076SChris Packham static int mvgbe_write_hwaddr(struct udevice *dev)
554fb731076SChris Packham {
555fb731076SChris Packham struct eth_pdata *pdata = dev_get_platdata(dev);
556fb731076SChris Packham
557fb731076SChris Packham port_uc_addr_set(dev_get_priv(dev), pdata->enetaddr);
558fb731076SChris Packham
559fb731076SChris Packham return 0;
560fb731076SChris Packham }
561fb731076SChris Packham #else
mvgbe_write_hwaddr(struct eth_device * dev)562d44265adSAlbert Aribaud static int mvgbe_write_hwaddr(struct eth_device *dev)
5639b6bcdcbSAlbert Aribaud {
564d44265adSAlbert Aribaud struct mvgbe_device *dmvgbe = to_mvgbe(dev);
5659b6bcdcbSAlbert Aribaud
5669b6bcdcbSAlbert Aribaud /* Programs net device MAC address after initialization */
567e9bf75c9SChris Packham port_uc_addr_set(dmvgbe, dmvgbe->dev.enetaddr);
5689b6bcdcbSAlbert Aribaud return 0;
5699b6bcdcbSAlbert Aribaud }
570fb731076SChris Packham #endif
5719b6bcdcbSAlbert Aribaud
__mvgbe_send(struct mvgbe_device * dmvgbe,void * dataptr,int datasize)572e9bf75c9SChris Packham static int __mvgbe_send(struct mvgbe_device *dmvgbe, void *dataptr,
573e9bf75c9SChris Packham int datasize)
5749b6bcdcbSAlbert Aribaud {
575d44265adSAlbert Aribaud struct mvgbe_registers *regs = dmvgbe->regs;
576d44265adSAlbert Aribaud struct mvgbe_txdesc *p_txdesc = dmvgbe->p_txdesc;
5779b6bcdcbSAlbert Aribaud void *p = (void *)dataptr;
5789b6bcdcbSAlbert Aribaud u32 cmd_sts;
579e6e556c1SAnatolij Gustschin u32 txuq0_reg_addr;
5809b6bcdcbSAlbert Aribaud
5819b6bcdcbSAlbert Aribaud /* Copy buffer if it's misaligned */
5829b6bcdcbSAlbert Aribaud if ((u32) dataptr & 0x07) {
5839b6bcdcbSAlbert Aribaud if (datasize > PKTSIZE_ALIGN) {
5849b6bcdcbSAlbert Aribaud printf("Non-aligned data too large (%d)\n",
5859b6bcdcbSAlbert Aribaud datasize);
5869b6bcdcbSAlbert Aribaud return -1;
5879b6bcdcbSAlbert Aribaud }
5889b6bcdcbSAlbert Aribaud
589d44265adSAlbert Aribaud memcpy(dmvgbe->p_aligned_txbuf, p, datasize);
590d44265adSAlbert Aribaud p = dmvgbe->p_aligned_txbuf;
5919b6bcdcbSAlbert Aribaud }
5929b6bcdcbSAlbert Aribaud
593d44265adSAlbert Aribaud p_txdesc->cmd_sts = MVGBE_ZERO_PADDING | MVGBE_GEN_CRC;
594d44265adSAlbert Aribaud p_txdesc->cmd_sts |= MVGBE_TX_FIRST_DESC | MVGBE_TX_LAST_DESC;
595d44265adSAlbert Aribaud p_txdesc->cmd_sts |= MVGBE_BUFFER_OWNED_BY_DMA;
596d44265adSAlbert Aribaud p_txdesc->cmd_sts |= MVGBE_TX_EN_INTERRUPT;
5979b6bcdcbSAlbert Aribaud p_txdesc->buf_ptr = (u8 *) p;
5989b6bcdcbSAlbert Aribaud p_txdesc->byte_cnt = datasize;
5999b6bcdcbSAlbert Aribaud
6009b6bcdcbSAlbert Aribaud /* Set this tc desc as zeroth TXUQ */
601e6e556c1SAnatolij Gustschin txuq0_reg_addr = (u32)®s->tcqdp[TXUQ];
602e6e556c1SAnatolij Gustschin writel((u32) p_txdesc, txuq0_reg_addr);
6039b6bcdcbSAlbert Aribaud
6049b6bcdcbSAlbert Aribaud /* ensure tx desc writes above are performed before we start Tx DMA */
6059b6bcdcbSAlbert Aribaud isb();
6069b6bcdcbSAlbert Aribaud
6079b6bcdcbSAlbert Aribaud /* Apply send command using zeroth TXUQ */
608d44265adSAlbert Aribaud MVGBE_REG_WR(regs->tqc, (1 << TXUQ));
6099b6bcdcbSAlbert Aribaud
6109b6bcdcbSAlbert Aribaud /*
6119b6bcdcbSAlbert Aribaud * wait for packet xmit completion
6129b6bcdcbSAlbert Aribaud */
6139b6bcdcbSAlbert Aribaud cmd_sts = readl(&p_txdesc->cmd_sts);
614d44265adSAlbert Aribaud while (cmd_sts & MVGBE_BUFFER_OWNED_BY_DMA) {
6159b6bcdcbSAlbert Aribaud /* return fail if error is detected */
616d44265adSAlbert Aribaud if ((cmd_sts & (MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME)) ==
617d44265adSAlbert Aribaud (MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME) &&
618d44265adSAlbert Aribaud cmd_sts & (MVGBE_UR_ERROR | MVGBE_RL_ERROR)) {
6191fd92db8SJoe Hershberger printf("Err..(%s) in xmit packet\n", __func__);
6209b6bcdcbSAlbert Aribaud return -1;
6219b6bcdcbSAlbert Aribaud }
6229b6bcdcbSAlbert Aribaud cmd_sts = readl(&p_txdesc->cmd_sts);
6239b6bcdcbSAlbert Aribaud };
6249b6bcdcbSAlbert Aribaud return 0;
6259b6bcdcbSAlbert Aribaud }
6269b6bcdcbSAlbert Aribaud
627fb731076SChris Packham #ifndef CONFIG_DM_ETH
mvgbe_send(struct eth_device * dev,void * dataptr,int datasize)628e9bf75c9SChris Packham static int mvgbe_send(struct eth_device *dev, void *dataptr, int datasize)
6299b6bcdcbSAlbert Aribaud {
630d44265adSAlbert Aribaud struct mvgbe_device *dmvgbe = to_mvgbe(dev);
631e9bf75c9SChris Packham
632e9bf75c9SChris Packham return __mvgbe_send(dmvgbe, dataptr, datasize);
633e9bf75c9SChris Packham }
634fb731076SChris Packham #endif
635e9bf75c9SChris Packham
__mvgbe_recv(struct mvgbe_device * dmvgbe,uchar ** packetp)636e9bf75c9SChris Packham static int __mvgbe_recv(struct mvgbe_device *dmvgbe, uchar **packetp)
637e9bf75c9SChris Packham {
638d44265adSAlbert Aribaud struct mvgbe_rxdesc *p_rxdesc_curr = dmvgbe->p_rxdesc_curr;
6399b6bcdcbSAlbert Aribaud u32 cmd_sts;
6409b6bcdcbSAlbert Aribaud u32 timeout = 0;
641e6e556c1SAnatolij Gustschin u32 rxdesc_curr_addr;
642e9bf75c9SChris Packham unsigned char *data;
643e9bf75c9SChris Packham int rx_bytes = 0;
644e9bf75c9SChris Packham
645e9bf75c9SChris Packham *packetp = NULL;
6469b6bcdcbSAlbert Aribaud
6479b6bcdcbSAlbert Aribaud /* wait untill rx packet available or timeout */
6489b6bcdcbSAlbert Aribaud do {
649d44265adSAlbert Aribaud if (timeout < MVGBE_PHY_SMI_TIMEOUT)
6509b6bcdcbSAlbert Aribaud timeout++;
6519b6bcdcbSAlbert Aribaud else {
6521fd92db8SJoe Hershberger debug("%s time out...\n", __func__);
6539b6bcdcbSAlbert Aribaud return -1;
6549b6bcdcbSAlbert Aribaud }
655d44265adSAlbert Aribaud } while (readl(&p_rxdesc_curr->cmd_sts) & MVGBE_BUFFER_OWNED_BY_DMA);
6569b6bcdcbSAlbert Aribaud
6579b6bcdcbSAlbert Aribaud if (p_rxdesc_curr->byte_cnt != 0) {
6589b6bcdcbSAlbert Aribaud debug("%s: Received %d byte Packet @ 0x%x (cmd_sts= %08x)\n",
6591fd92db8SJoe Hershberger __func__, (u32) p_rxdesc_curr->byte_cnt,
6609b6bcdcbSAlbert Aribaud (u32) p_rxdesc_curr->buf_ptr,
6619b6bcdcbSAlbert Aribaud (u32) p_rxdesc_curr->cmd_sts);
6629b6bcdcbSAlbert Aribaud }
6639b6bcdcbSAlbert Aribaud
6649b6bcdcbSAlbert Aribaud /*
6659b6bcdcbSAlbert Aribaud * In case received a packet without first/last bits on
6669b6bcdcbSAlbert Aribaud * OR the error summary bit is on,
6679b6bcdcbSAlbert Aribaud * the packets needs to be dropeed.
6689b6bcdcbSAlbert Aribaud */
6699b6bcdcbSAlbert Aribaud cmd_sts = readl(&p_rxdesc_curr->cmd_sts);
6709b6bcdcbSAlbert Aribaud
6719b6bcdcbSAlbert Aribaud if ((cmd_sts &
672d44265adSAlbert Aribaud (MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC))
673d44265adSAlbert Aribaud != (MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC)) {
6749b6bcdcbSAlbert Aribaud
6759b6bcdcbSAlbert Aribaud printf("Err..(%s) Dropping packet spread on"
6761fd92db8SJoe Hershberger " multiple descriptors\n", __func__);
6779b6bcdcbSAlbert Aribaud
678d44265adSAlbert Aribaud } else if (cmd_sts & MVGBE_ERROR_SUMMARY) {
6799b6bcdcbSAlbert Aribaud
6809b6bcdcbSAlbert Aribaud printf("Err..(%s) Dropping packet with errors\n",
6811fd92db8SJoe Hershberger __func__);
6829b6bcdcbSAlbert Aribaud
6839b6bcdcbSAlbert Aribaud } else {
6849b6bcdcbSAlbert Aribaud /* !!! call higher layer processing */
6859b6bcdcbSAlbert Aribaud debug("%s: Sending Received packet to"
6861fd92db8SJoe Hershberger " upper layer (net_process_received_packet)\n",
6871fd92db8SJoe Hershberger __func__);
6889b6bcdcbSAlbert Aribaud
689e9bf75c9SChris Packham data = (p_rxdesc_curr->buf_ptr + RX_BUF_OFFSET);
690e9bf75c9SChris Packham rx_bytes = (int)(p_rxdesc_curr->byte_cnt -
691e9bf75c9SChris Packham RX_BUF_OFFSET);
692e9bf75c9SChris Packham
693e9bf75c9SChris Packham *packetp = data;
6949b6bcdcbSAlbert Aribaud }
6959b6bcdcbSAlbert Aribaud /*
6969b6bcdcbSAlbert Aribaud * free these descriptors and point next in the ring
6979b6bcdcbSAlbert Aribaud */
6989b6bcdcbSAlbert Aribaud p_rxdesc_curr->cmd_sts =
699d44265adSAlbert Aribaud MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
7009b6bcdcbSAlbert Aribaud p_rxdesc_curr->buf_size = PKTSIZE_ALIGN;
7019b6bcdcbSAlbert Aribaud p_rxdesc_curr->byte_cnt = 0;
7029b6bcdcbSAlbert Aribaud
703e6e556c1SAnatolij Gustschin rxdesc_curr_addr = (u32)&dmvgbe->p_rxdesc_curr;
704e6e556c1SAnatolij Gustschin writel((unsigned)p_rxdesc_curr->nxtdesc_p, rxdesc_curr_addr);
7059b6bcdcbSAlbert Aribaud
706e9bf75c9SChris Packham return rx_bytes;
707e9bf75c9SChris Packham }
708e9bf75c9SChris Packham
709fb731076SChris Packham #ifndef CONFIG_DM_ETH
mvgbe_recv(struct eth_device * dev)710e9bf75c9SChris Packham static int mvgbe_recv(struct eth_device *dev)
711e9bf75c9SChris Packham {
712e9bf75c9SChris Packham struct mvgbe_device *dmvgbe = to_mvgbe(dev);
713e9bf75c9SChris Packham uchar *packet;
714e9bf75c9SChris Packham int ret;
715e9bf75c9SChris Packham
716e9bf75c9SChris Packham ret = __mvgbe_recv(dmvgbe, &packet);
717e9bf75c9SChris Packham if (ret < 0)
718e9bf75c9SChris Packham return ret;
719e9bf75c9SChris Packham
720e9bf75c9SChris Packham net_process_received_packet(packet, ret);
721e9bf75c9SChris Packham
7229b6bcdcbSAlbert Aribaud return 0;
7239b6bcdcbSAlbert Aribaud }
724fb731076SChris Packham #endif
7259b6bcdcbSAlbert Aribaud
726fb731076SChris Packham #if defined(CONFIG_PHYLIB) || defined(CONFIG_DM_ETH)
727fb731076SChris Packham #if defined(CONFIG_DM_ETH)
__mvgbe_phy_init(struct udevice * dev,struct mii_dev * bus,phy_interface_t phy_interface,int phyid)728fb731076SChris Packham static struct phy_device *__mvgbe_phy_init(struct udevice *dev,
729fb731076SChris Packham struct mii_dev *bus,
730fb731076SChris Packham phy_interface_t phy_interface,
731fb731076SChris Packham int phyid)
732fb731076SChris Packham #else
733fb731076SChris Packham static struct phy_device *__mvgbe_phy_init(struct eth_device *dev,
734fb731076SChris Packham struct mii_dev *bus,
735fb731076SChris Packham phy_interface_t phy_interface,
736fb731076SChris Packham int phyid)
737fb731076SChris Packham #endif
738fb731076SChris Packham {
739fb731076SChris Packham struct phy_device *phydev;
740fb731076SChris Packham
741fb731076SChris Packham /* Set phy address of the port */
742fb731076SChris Packham miiphy_write(dev->name, MV_PHY_ADR_REQUEST, MV_PHY_ADR_REQUEST,
743fb731076SChris Packham phyid);
744fb731076SChris Packham
745fb731076SChris Packham phydev = phy_connect(bus, phyid, dev, phy_interface);
746fb731076SChris Packham if (!phydev) {
747fb731076SChris Packham printf("phy_connect failed\n");
748fb731076SChris Packham return NULL;
749fb731076SChris Packham }
750fb731076SChris Packham
751fb731076SChris Packham phy_config(phydev);
752fb731076SChris Packham phy_startup(phydev);
753fb731076SChris Packham
754fb731076SChris Packham return phydev;
755fb731076SChris Packham }
756fb731076SChris Packham #endif /* CONFIG_PHYLIB || CONFIG_DM_ETH */
757fb731076SChris Packham
758fb731076SChris Packham #if defined(CONFIG_PHYLIB) && !defined(CONFIG_DM_ETH)
mvgbe_phylib_init(struct eth_device * dev,int phyid)759cd3ca3ffSSebastian Hesselbarth int mvgbe_phylib_init(struct eth_device *dev, int phyid)
760cd3ca3ffSSebastian Hesselbarth {
761cd3ca3ffSSebastian Hesselbarth struct mii_dev *bus;
762cd3ca3ffSSebastian Hesselbarth struct phy_device *phydev;
763cd3ca3ffSSebastian Hesselbarth int ret;
764cd3ca3ffSSebastian Hesselbarth
765cd3ca3ffSSebastian Hesselbarth bus = mdio_alloc();
766cd3ca3ffSSebastian Hesselbarth if (!bus) {
767cd3ca3ffSSebastian Hesselbarth printf("mdio_alloc failed\n");
768cd3ca3ffSSebastian Hesselbarth return -ENOMEM;
769cd3ca3ffSSebastian Hesselbarth }
7706ecf9e21SChris Packham bus->read = smi_reg_read;
7716ecf9e21SChris Packham bus->write = smi_reg_write;
772192bc694SBen Whitten strcpy(bus->name, dev->name);
773cd3ca3ffSSebastian Hesselbarth
774cd3ca3ffSSebastian Hesselbarth ret = mdio_register(bus);
775cd3ca3ffSSebastian Hesselbarth if (ret) {
776cd3ca3ffSSebastian Hesselbarth printf("mdio_register failed\n");
777cd3ca3ffSSebastian Hesselbarth free(bus);
778cd3ca3ffSSebastian Hesselbarth return -ENOMEM;
779cd3ca3ffSSebastian Hesselbarth }
780cd3ca3ffSSebastian Hesselbarth
781fb731076SChris Packham phydev = __mvgbe_phy_init(dev, bus, PHY_INTERFACE_MODE_RGMII, phyid);
782fb731076SChris Packham if (!phydev)
783cd3ca3ffSSebastian Hesselbarth return -ENODEV;
784cd3ca3ffSSebastian Hesselbarth
785cd3ca3ffSSebastian Hesselbarth return 0;
786cd3ca3ffSSebastian Hesselbarth }
787cd3ca3ffSSebastian Hesselbarth #endif
788cd3ca3ffSSebastian Hesselbarth
mvgbe_alloc_buffers(struct mvgbe_device * dmvgbe)789fb731076SChris Packham static int mvgbe_alloc_buffers(struct mvgbe_device *dmvgbe)
790fb731076SChris Packham {
791fb731076SChris Packham dmvgbe->p_rxdesc = memalign(PKTALIGN,
792fb731076SChris Packham MV_RXQ_DESC_ALIGNED_SIZE * RINGSZ + 1);
793fb731076SChris Packham if (!dmvgbe->p_rxdesc)
794fb731076SChris Packham goto error1;
795fb731076SChris Packham
796fb731076SChris Packham dmvgbe->p_rxbuf = memalign(PKTALIGN,
797fb731076SChris Packham RINGSZ * PKTSIZE_ALIGN + 1);
798fb731076SChris Packham if (!dmvgbe->p_rxbuf)
799fb731076SChris Packham goto error2;
800fb731076SChris Packham
801fb731076SChris Packham dmvgbe->p_aligned_txbuf = memalign(8, PKTSIZE_ALIGN);
802fb731076SChris Packham if (!dmvgbe->p_aligned_txbuf)
803fb731076SChris Packham goto error3;
804fb731076SChris Packham
805fb731076SChris Packham dmvgbe->p_txdesc = memalign(PKTALIGN, sizeof(struct mvgbe_txdesc) + 1);
806fb731076SChris Packham if (!dmvgbe->p_txdesc)
807fb731076SChris Packham goto error4;
808fb731076SChris Packham
809fb731076SChris Packham return 0;
810fb731076SChris Packham
811fb731076SChris Packham error4:
812fb731076SChris Packham free(dmvgbe->p_aligned_txbuf);
813fb731076SChris Packham error3:
814fb731076SChris Packham free(dmvgbe->p_rxbuf);
815fb731076SChris Packham error2:
816fb731076SChris Packham free(dmvgbe->p_rxdesc);
817fb731076SChris Packham error1:
818fb731076SChris Packham return -ENOMEM;
819fb731076SChris Packham }
820fb731076SChris Packham
821fb731076SChris Packham #ifndef CONFIG_DM_ETH
mvgbe_initialize(bd_t * bis)822d44265adSAlbert Aribaud int mvgbe_initialize(bd_t *bis)
8239b6bcdcbSAlbert Aribaud {
824d44265adSAlbert Aribaud struct mvgbe_device *dmvgbe;
8259b6bcdcbSAlbert Aribaud struct eth_device *dev;
8269b6bcdcbSAlbert Aribaud int devnum;
827fb731076SChris Packham int ret;
828d44265adSAlbert Aribaud u8 used_ports[MAX_MVGBE_DEVS] = CONFIG_MVGBE_PORTS;
8299b6bcdcbSAlbert Aribaud
830d44265adSAlbert Aribaud for (devnum = 0; devnum < MAX_MVGBE_DEVS; devnum++) {
8319b6bcdcbSAlbert Aribaud /*skip if port is configured not to use */
8329b6bcdcbSAlbert Aribaud if (used_ports[devnum] == 0)
8339b6bcdcbSAlbert Aribaud continue;
8349b6bcdcbSAlbert Aribaud
835d44265adSAlbert Aribaud dmvgbe = malloc(sizeof(struct mvgbe_device));
836d44265adSAlbert Aribaud if (!dmvgbe)
837fb731076SChris Packham return -ENOMEM;
8389b6bcdcbSAlbert Aribaud
839d44265adSAlbert Aribaud memset(dmvgbe, 0, sizeof(struct mvgbe_device));
840fb731076SChris Packham ret = mvgbe_alloc_buffers(dmvgbe);
841fb731076SChris Packham if (ret) {
8429b6bcdcbSAlbert Aribaud printf("Err.. %s Failed to allocate memory\n",
8431fd92db8SJoe Hershberger __func__);
844fb731076SChris Packham free(dmvgbe);
845fb731076SChris Packham return ret;
8469b6bcdcbSAlbert Aribaud }
8479b6bcdcbSAlbert Aribaud
848d44265adSAlbert Aribaud dev = &dmvgbe->dev;
8499b6bcdcbSAlbert Aribaud
850f6add132SMike Frysinger /* must be less than sizeof(dev->name) */
8519b6bcdcbSAlbert Aribaud sprintf(dev->name, "egiga%d", devnum);
8529b6bcdcbSAlbert Aribaud
8539b6bcdcbSAlbert Aribaud switch (devnum) {
8549b6bcdcbSAlbert Aribaud case 0:
855d44265adSAlbert Aribaud dmvgbe->regs = (void *)MVGBE0_BASE;
8569b6bcdcbSAlbert Aribaud break;
857d44265adSAlbert Aribaud #if defined(MVGBE1_BASE)
8589b6bcdcbSAlbert Aribaud case 1:
859d44265adSAlbert Aribaud dmvgbe->regs = (void *)MVGBE1_BASE;
8609b6bcdcbSAlbert Aribaud break;
861d44265adSAlbert Aribaud #endif
8629b6bcdcbSAlbert Aribaud default: /* this should never happen */
8639b6bcdcbSAlbert Aribaud printf("Err..(%s) Invalid device number %d\n",
8641fd92db8SJoe Hershberger __func__, devnum);
8659b6bcdcbSAlbert Aribaud return -1;
8669b6bcdcbSAlbert Aribaud }
8679b6bcdcbSAlbert Aribaud
868d44265adSAlbert Aribaud dev->init = (void *)mvgbe_init;
869d44265adSAlbert Aribaud dev->halt = (void *)mvgbe_halt;
870d44265adSAlbert Aribaud dev->send = (void *)mvgbe_send;
871d44265adSAlbert Aribaud dev->recv = (void *)mvgbe_recv;
872d44265adSAlbert Aribaud dev->write_hwaddr = (void *)mvgbe_write_hwaddr;
8739b6bcdcbSAlbert Aribaud
8749b6bcdcbSAlbert Aribaud eth_register(dev);
8759b6bcdcbSAlbert Aribaud
876cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB)
877cd3ca3ffSSebastian Hesselbarth mvgbe_phylib_init(dev, PHY_BASE_ADR + devnum);
878cd3ca3ffSSebastian Hesselbarth #elif defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
8795a49f174SJoe Hershberger int retval;
8805a49f174SJoe Hershberger struct mii_dev *mdiodev = mdio_alloc();
8815a49f174SJoe Hershberger if (!mdiodev)
8825a49f174SJoe Hershberger return -ENOMEM;
8835a49f174SJoe Hershberger strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
8845a49f174SJoe Hershberger mdiodev->read = smi_reg_read;
8855a49f174SJoe Hershberger mdiodev->write = smi_reg_write;
8865a49f174SJoe Hershberger
8875a49f174SJoe Hershberger retval = mdio_register(mdiodev);
8885a49f174SJoe Hershberger if (retval < 0)
8895a49f174SJoe Hershberger return retval;
8909b6bcdcbSAlbert Aribaud /* Set phy address of the port */
891d44265adSAlbert Aribaud miiphy_write(dev->name, MV_PHY_ADR_REQUEST,
892d44265adSAlbert Aribaud MV_PHY_ADR_REQUEST, PHY_BASE_ADR + devnum);
8939b6bcdcbSAlbert Aribaud #endif
8949b6bcdcbSAlbert Aribaud }
8959b6bcdcbSAlbert Aribaud return 0;
8969b6bcdcbSAlbert Aribaud }
897fb731076SChris Packham #endif
898fb731076SChris Packham
899fb731076SChris Packham #ifdef CONFIG_DM_ETH
mvgbe_port_is_fixed_link(struct mvgbe_device * dmvgbe)900fb731076SChris Packham static int mvgbe_port_is_fixed_link(struct mvgbe_device *dmvgbe)
901fb731076SChris Packham {
902fb731076SChris Packham return dmvgbe->phyaddr > PHY_MAX_ADDR;
903fb731076SChris Packham }
904fb731076SChris Packham
mvgbe_start(struct udevice * dev)905fb731076SChris Packham static int mvgbe_start(struct udevice *dev)
906fb731076SChris Packham {
907fb731076SChris Packham struct eth_pdata *pdata = dev_get_platdata(dev);
908fb731076SChris Packham struct mvgbe_device *dmvgbe = dev_get_priv(dev);
909fb731076SChris Packham int ret;
910fb731076SChris Packham
911fb731076SChris Packham ret = __mvgbe_init(dmvgbe, pdata->enetaddr, dev->name);
912fb731076SChris Packham if (ret)
913fb731076SChris Packham return ret;
914fb731076SChris Packham
915fb731076SChris Packham if (!mvgbe_port_is_fixed_link(dmvgbe)) {
916fb731076SChris Packham dmvgbe->phydev = __mvgbe_phy_init(dev, dmvgbe->bus,
917fb731076SChris Packham dmvgbe->phy_interface,
918fb731076SChris Packham dmvgbe->phyaddr);
919fb731076SChris Packham if (!dmvgbe->phydev)
920fb731076SChris Packham return -ENODEV;
921fb731076SChris Packham }
922fb731076SChris Packham
923fb731076SChris Packham return 0;
924fb731076SChris Packham }
925fb731076SChris Packham
mvgbe_send(struct udevice * dev,void * packet,int length)926fb731076SChris Packham static int mvgbe_send(struct udevice *dev, void *packet, int length)
927fb731076SChris Packham {
928fb731076SChris Packham struct mvgbe_device *dmvgbe = dev_get_priv(dev);
929fb731076SChris Packham
930fb731076SChris Packham return __mvgbe_send(dmvgbe, packet, length);
931fb731076SChris Packham }
932fb731076SChris Packham
mvgbe_recv(struct udevice * dev,int flags,uchar ** packetp)933fb731076SChris Packham static int mvgbe_recv(struct udevice *dev, int flags, uchar **packetp)
934fb731076SChris Packham {
935fb731076SChris Packham struct mvgbe_device *dmvgbe = dev_get_priv(dev);
936fb731076SChris Packham
937fb731076SChris Packham return __mvgbe_recv(dmvgbe, packetp);
938fb731076SChris Packham }
939fb731076SChris Packham
mvgbe_stop(struct udevice * dev)940fb731076SChris Packham static void mvgbe_stop(struct udevice *dev)
941fb731076SChris Packham {
942fb731076SChris Packham struct mvgbe_device *dmvgbe = dev_get_priv(dev);
943fb731076SChris Packham
944fb731076SChris Packham __mvgbe_halt(dmvgbe);
945fb731076SChris Packham }
946fb731076SChris Packham
mvgbe_probe(struct udevice * dev)947fb731076SChris Packham static int mvgbe_probe(struct udevice *dev)
948fb731076SChris Packham {
949fb731076SChris Packham struct eth_pdata *pdata = dev_get_platdata(dev);
950fb731076SChris Packham struct mvgbe_device *dmvgbe = dev_get_priv(dev);
951fb731076SChris Packham struct mii_dev *bus;
952fb731076SChris Packham int ret;
953fb731076SChris Packham
954fb731076SChris Packham ret = mvgbe_alloc_buffers(dmvgbe);
955fb731076SChris Packham if (ret)
956fb731076SChris Packham return ret;
957fb731076SChris Packham
958fb731076SChris Packham dmvgbe->regs = (void __iomem *)pdata->iobase;
959fb731076SChris Packham
960fb731076SChris Packham bus = mdio_alloc();
961fb731076SChris Packham if (!bus) {
962fb731076SChris Packham printf("Failed to allocate MDIO bus\n");
963fb731076SChris Packham return -ENOMEM;
964fb731076SChris Packham }
965fb731076SChris Packham
966fb731076SChris Packham bus->read = smi_reg_read;
967fb731076SChris Packham bus->write = smi_reg_write;
968fb731076SChris Packham snprintf(bus->name, sizeof(bus->name), dev->name);
969fb731076SChris Packham bus->priv = dmvgbe;
970fb731076SChris Packham dmvgbe->bus = bus;
971fb731076SChris Packham
972fb731076SChris Packham ret = mdio_register(bus);
973fb731076SChris Packham if (ret < 0)
974fb731076SChris Packham return ret;
975fb731076SChris Packham
976fb731076SChris Packham return 0;
977fb731076SChris Packham }
978fb731076SChris Packham
979fb731076SChris Packham static const struct eth_ops mvgbe_ops = {
980fb731076SChris Packham .start = mvgbe_start,
981fb731076SChris Packham .send = mvgbe_send,
982fb731076SChris Packham .recv = mvgbe_recv,
983fb731076SChris Packham .stop = mvgbe_stop,
984fb731076SChris Packham .write_hwaddr = mvgbe_write_hwaddr,
985fb731076SChris Packham };
986fb731076SChris Packham
mvgbe_ofdata_to_platdata(struct udevice * dev)987fb731076SChris Packham static int mvgbe_ofdata_to_platdata(struct udevice *dev)
988fb731076SChris Packham {
989fb731076SChris Packham struct eth_pdata *pdata = dev_get_platdata(dev);
990fb731076SChris Packham struct mvgbe_device *dmvgbe = dev_get_priv(dev);
991fb731076SChris Packham void *blob = (void *)gd->fdt_blob;
992fb731076SChris Packham int node = dev_of_offset(dev);
993fb731076SChris Packham const char *phy_mode;
994fb731076SChris Packham int fl_node;
995fb731076SChris Packham int pnode;
996fb731076SChris Packham unsigned long addr;
997fb731076SChris Packham
998fb731076SChris Packham pdata->iobase = devfdt_get_addr(dev);
999fb731076SChris Packham pdata->phy_interface = -1;
1000fb731076SChris Packham
1001fb731076SChris Packham pnode = fdt_node_offset_by_compatible(blob, node,
1002fb731076SChris Packham "marvell,kirkwood-eth-port");
1003fb731076SChris Packham
1004fb731076SChris Packham /* Get phy-mode / phy_interface from DT */
1005fb731076SChris Packham phy_mode = fdt_getprop(gd->fdt_blob, pnode, "phy-mode", NULL);
1006fb731076SChris Packham if (phy_mode)
1007fb731076SChris Packham pdata->phy_interface = phy_get_interface_by_name(phy_mode);
1008*92f129f4SChris Packham else
1009*92f129f4SChris Packham pdata->phy_interface = PHY_INTERFACE_MODE_GMII;
1010fb731076SChris Packham
1011fb731076SChris Packham dmvgbe->phy_interface = pdata->phy_interface;
1012fb731076SChris Packham
1013fb731076SChris Packham /* fetch 'fixed-link' property */
1014fb731076SChris Packham fl_node = fdt_subnode_offset(blob, pnode, "fixed-link");
1015fb731076SChris Packham if (fl_node != -FDT_ERR_NOTFOUND) {
1016fb731076SChris Packham /* set phy_addr to invalid value for fixed link */
1017fb731076SChris Packham dmvgbe->phyaddr = PHY_MAX_ADDR + 1;
1018fb731076SChris Packham dmvgbe->duplex = fdtdec_get_bool(blob, fl_node, "full-duplex");
1019fb731076SChris Packham dmvgbe->speed = fdtdec_get_int(blob, fl_node, "speed", 0);
1020fb731076SChris Packham } else {
1021fb731076SChris Packham /* Now read phyaddr from DT */
1022fb731076SChris Packham addr = fdtdec_lookup_phandle(blob, pnode, "phy-handle");
1023fb731076SChris Packham if (addr > 0)
1024fb731076SChris Packham dmvgbe->phyaddr = fdtdec_get_int(blob, addr, "reg", 0);
1025fb731076SChris Packham }
1026fb731076SChris Packham
1027fb731076SChris Packham return 0;
1028fb731076SChris Packham }
1029fb731076SChris Packham
1030fb731076SChris Packham static const struct udevice_id mvgbe_ids[] = {
1031fb731076SChris Packham { .compatible = "marvell,kirkwood-eth" },
1032fb731076SChris Packham { }
1033fb731076SChris Packham };
1034fb731076SChris Packham
1035fb731076SChris Packham U_BOOT_DRIVER(mvgbe) = {
1036fb731076SChris Packham .name = "mvgbe",
1037fb731076SChris Packham .id = UCLASS_ETH,
1038fb731076SChris Packham .of_match = mvgbe_ids,
1039fb731076SChris Packham .ofdata_to_platdata = mvgbe_ofdata_to_platdata,
1040fb731076SChris Packham .probe = mvgbe_probe,
1041fb731076SChris Packham .ops = &mvgbe_ops,
1042fb731076SChris Packham .priv_auto_alloc_size = sizeof(struct mvgbe_device),
1043fb731076SChris Packham .platdata_auto_alloc_size = sizeof(struct eth_pdata),
1044fb731076SChris Packham };
1045fb731076SChris Packham #endif /* CONFIG_DM_ETH */
1046