1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2c4775476SKuo-Jung Su /*
3c4775476SKuo-Jung Su * Faraday 10/100Mbps Ethernet Controller
4c4775476SKuo-Jung Su *
5102a8cd3SKuo-Jung Su * (C) Copyright 2013 Faraday Technology
6c4775476SKuo-Jung Su * Dante Su <dantesu@faraday-tech.com>
7c4775476SKuo-Jung Su */
8c4775476SKuo-Jung Su
9c4775476SKuo-Jung Su #include <common.h>
10c4775476SKuo-Jung Su #include <command.h>
11c4775476SKuo-Jung Su #include <malloc.h>
12c4775476SKuo-Jung Su #include <net.h>
131221ce45SMasahiro Yamada #include <linux/errno.h>
14c4775476SKuo-Jung Su #include <asm/io.h>
15c4775476SKuo-Jung Su #include <asm/dma-mapping.h>
16c4775476SKuo-Jung Su
17c4775476SKuo-Jung Su #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
18c4775476SKuo-Jung Su #include <miiphy.h>
19c4775476SKuo-Jung Su #endif
20c4775476SKuo-Jung Su
21c4775476SKuo-Jung Su #include "ftmac110.h"
22c4775476SKuo-Jung Su
23c4775476SKuo-Jung Su #define CFG_RXDES_NUM 8
24c4775476SKuo-Jung Su #define CFG_TXDES_NUM 2
25c4775476SKuo-Jung Su #define CFG_XBUF_SIZE 1536
26c4775476SKuo-Jung Su
27c4775476SKuo-Jung Su #define CFG_MDIORD_TIMEOUT (CONFIG_SYS_HZ >> 1) /* 500 ms */
28c4775476SKuo-Jung Su #define CFG_MDIOWR_TIMEOUT (CONFIG_SYS_HZ >> 1) /* 500 ms */
29c4775476SKuo-Jung Su #define CFG_LINKUP_TIMEOUT (CONFIG_SYS_HZ << 2) /* 4 sec */
30c4775476SKuo-Jung Su
31c4775476SKuo-Jung Su /*
32c4775476SKuo-Jung Su * FTMAC110 DMA design issue
33c4775476SKuo-Jung Su *
34c4775476SKuo-Jung Su * Its DMA engine has a weird restriction that its Rx DMA engine
35c4775476SKuo-Jung Su * accepts only 16-bits aligned address, 32-bits aligned is not
36c4775476SKuo-Jung Su * acceptable. However this restriction does not apply to Tx DMA.
37c4775476SKuo-Jung Su *
38c4775476SKuo-Jung Su * Conclusion:
39c4775476SKuo-Jung Su * (1) Tx DMA Buffer Address:
40c4775476SKuo-Jung Su * 1 bytes aligned: Invalid
41c4775476SKuo-Jung Su * 2 bytes aligned: O.K
42c4775476SKuo-Jung Su * 4 bytes aligned: O.K (-> u-boot ZeroCopy is possible)
43c4775476SKuo-Jung Su * (2) Rx DMA Buffer Address:
44c4775476SKuo-Jung Su * 1 bytes aligned: Invalid
45c4775476SKuo-Jung Su * 2 bytes aligned: O.K
46c4775476SKuo-Jung Su * 4 bytes aligned: Invalid
47c4775476SKuo-Jung Su */
48c4775476SKuo-Jung Su
49c4775476SKuo-Jung Su struct ftmac110_chip {
50c4775476SKuo-Jung Su void __iomem *regs;
51c4775476SKuo-Jung Su uint32_t imr;
52c4775476SKuo-Jung Su uint32_t maccr;
53c4775476SKuo-Jung Su uint32_t lnkup;
54c4775476SKuo-Jung Su uint32_t phy_addr;
55c4775476SKuo-Jung Su
560628cb26SKuo-Jung Su struct ftmac110_desc *rxd;
57c4775476SKuo-Jung Su ulong rxd_dma;
58c4775476SKuo-Jung Su uint32_t rxd_idx;
59c4775476SKuo-Jung Su
600628cb26SKuo-Jung Su struct ftmac110_desc *txd;
61c4775476SKuo-Jung Su ulong txd_dma;
62c4775476SKuo-Jung Su uint32_t txd_idx;
63c4775476SKuo-Jung Su };
64c4775476SKuo-Jung Su
65c4775476SKuo-Jung Su static int ftmac110_reset(struct eth_device *dev);
66c4775476SKuo-Jung Su
mdio_read(struct eth_device * dev,uint8_t phyaddr,uint8_t phyreg)67c4775476SKuo-Jung Su static uint16_t mdio_read(struct eth_device *dev,
68c4775476SKuo-Jung Su uint8_t phyaddr, uint8_t phyreg)
69c4775476SKuo-Jung Su {
70c4775476SKuo-Jung Su struct ftmac110_chip *chip = dev->priv;
714b7be199SKuo-Jung Su struct ftmac110_regs *regs = chip->regs;
72c4775476SKuo-Jung Su uint32_t tmp, ts;
73c4775476SKuo-Jung Su uint16_t ret = 0xffff;
74c4775476SKuo-Jung Su
75c4775476SKuo-Jung Su tmp = PHYCR_READ
76c4775476SKuo-Jung Su | (phyaddr << PHYCR_ADDR_SHIFT)
77c4775476SKuo-Jung Su | (phyreg << PHYCR_REG_SHIFT);
78c4775476SKuo-Jung Su
79c4775476SKuo-Jung Su writel(tmp, ®s->phycr);
80c4775476SKuo-Jung Su
81c4775476SKuo-Jung Su for (ts = get_timer(0); get_timer(ts) < CFG_MDIORD_TIMEOUT; ) {
82c4775476SKuo-Jung Su tmp = readl(®s->phycr);
83c4775476SKuo-Jung Su if (tmp & PHYCR_READ)
84c4775476SKuo-Jung Su continue;
85c4775476SKuo-Jung Su break;
86c4775476SKuo-Jung Su }
87c4775476SKuo-Jung Su
88c4775476SKuo-Jung Su if (tmp & PHYCR_READ)
89c4775476SKuo-Jung Su printf("ftmac110: mdio read timeout\n");
90c4775476SKuo-Jung Su else
91c4775476SKuo-Jung Su ret = (uint16_t)(tmp & 0xffff);
92c4775476SKuo-Jung Su
93c4775476SKuo-Jung Su return ret;
94c4775476SKuo-Jung Su }
95c4775476SKuo-Jung Su
mdio_write(struct eth_device * dev,uint8_t phyaddr,uint8_t phyreg,uint16_t phydata)96c4775476SKuo-Jung Su static void mdio_write(struct eth_device *dev,
97c4775476SKuo-Jung Su uint8_t phyaddr, uint8_t phyreg, uint16_t phydata)
98c4775476SKuo-Jung Su {
99c4775476SKuo-Jung Su struct ftmac110_chip *chip = dev->priv;
1004b7be199SKuo-Jung Su struct ftmac110_regs *regs = chip->regs;
101c4775476SKuo-Jung Su uint32_t tmp, ts;
102c4775476SKuo-Jung Su
103c4775476SKuo-Jung Su tmp = PHYCR_WRITE
104c4775476SKuo-Jung Su | (phyaddr << PHYCR_ADDR_SHIFT)
105c4775476SKuo-Jung Su | (phyreg << PHYCR_REG_SHIFT);
106c4775476SKuo-Jung Su
107c4775476SKuo-Jung Su writel(phydata, ®s->phydr);
108c4775476SKuo-Jung Su writel(tmp, ®s->phycr);
109c4775476SKuo-Jung Su
110c4775476SKuo-Jung Su for (ts = get_timer(0); get_timer(ts) < CFG_MDIOWR_TIMEOUT; ) {
111c4775476SKuo-Jung Su if (readl(®s->phycr) & PHYCR_WRITE)
112c4775476SKuo-Jung Su continue;
113c4775476SKuo-Jung Su break;
114c4775476SKuo-Jung Su }
115c4775476SKuo-Jung Su
116c4775476SKuo-Jung Su if (readl(®s->phycr) & PHYCR_WRITE)
117c4775476SKuo-Jung Su printf("ftmac110: mdio write timeout\n");
118c4775476SKuo-Jung Su }
119c4775476SKuo-Jung Su
ftmac110_phyqry(struct eth_device * dev)120c4775476SKuo-Jung Su static uint32_t ftmac110_phyqry(struct eth_device *dev)
121c4775476SKuo-Jung Su {
122c4775476SKuo-Jung Su ulong ts;
123c4775476SKuo-Jung Su uint32_t maccr;
124c4775476SKuo-Jung Su uint16_t pa, tmp, bmsr, bmcr;
125c4775476SKuo-Jung Su struct ftmac110_chip *chip = dev->priv;
126c4775476SKuo-Jung Su
127c4775476SKuo-Jung Su /* Default = 100Mbps Full */
128c4775476SKuo-Jung Su maccr = MACCR_100M | MACCR_FD;
129c4775476SKuo-Jung Su
130c4775476SKuo-Jung Su /* 1. find the phy device */
131c4775476SKuo-Jung Su for (pa = 0; pa < 32; ++pa) {
132c4775476SKuo-Jung Su tmp = mdio_read(dev, pa, MII_PHYSID1);
133c4775476SKuo-Jung Su if (tmp == 0xFFFF || tmp == 0x0000)
134c4775476SKuo-Jung Su continue;
135c4775476SKuo-Jung Su chip->phy_addr = pa;
136c4775476SKuo-Jung Su break;
137c4775476SKuo-Jung Su }
138c4775476SKuo-Jung Su if (pa >= 32) {
139c4775476SKuo-Jung Su puts("ftmac110: phy device not found!\n");
140c4775476SKuo-Jung Su goto exit;
141c4775476SKuo-Jung Su }
142c4775476SKuo-Jung Su
143c4775476SKuo-Jung Su /* 2. wait until link-up & auto-negotiation complete */
144c4775476SKuo-Jung Su chip->lnkup = 0;
145c4775476SKuo-Jung Su bmcr = mdio_read(dev, chip->phy_addr, MII_BMCR);
146c4775476SKuo-Jung Su ts = get_timer(0);
147c4775476SKuo-Jung Su do {
148c4775476SKuo-Jung Su bmsr = mdio_read(dev, chip->phy_addr, MII_BMSR);
149c4775476SKuo-Jung Su chip->lnkup = (bmsr & BMSR_LSTATUS) ? 1 : 0;
150c4775476SKuo-Jung Su if (!chip->lnkup)
151c4775476SKuo-Jung Su continue;
152c4775476SKuo-Jung Su if (!(bmcr & BMCR_ANENABLE) || (bmsr & BMSR_ANEGCOMPLETE))
153c4775476SKuo-Jung Su break;
154c4775476SKuo-Jung Su } while (get_timer(ts) < CFG_LINKUP_TIMEOUT);
155c4775476SKuo-Jung Su if (!chip->lnkup) {
156c4775476SKuo-Jung Su puts("ftmac110: link down\n");
157c4775476SKuo-Jung Su goto exit;
158c4775476SKuo-Jung Su }
159c4775476SKuo-Jung Su if (!(bmcr & BMCR_ANENABLE))
160c4775476SKuo-Jung Su puts("ftmac110: auto negotiation disabled\n");
161c4775476SKuo-Jung Su else if (!(bmsr & BMSR_ANEGCOMPLETE))
162c4775476SKuo-Jung Su puts("ftmac110: auto negotiation timeout\n");
163c4775476SKuo-Jung Su
164c4775476SKuo-Jung Su /* 3. derive MACCR */
165c4775476SKuo-Jung Su if ((bmcr & BMCR_ANENABLE) && (bmsr & BMSR_ANEGCOMPLETE)) {
166c4775476SKuo-Jung Su tmp = mdio_read(dev, chip->phy_addr, MII_ADVERTISE);
167c4775476SKuo-Jung Su tmp &= mdio_read(dev, chip->phy_addr, MII_LPA);
168c4775476SKuo-Jung Su if (tmp & LPA_100FULL) /* 100Mbps full-duplex */
169c4775476SKuo-Jung Su maccr = MACCR_100M | MACCR_FD;
170c4775476SKuo-Jung Su else if (tmp & LPA_100HALF) /* 100Mbps half-duplex */
171c4775476SKuo-Jung Su maccr = MACCR_100M;
172c4775476SKuo-Jung Su else if (tmp & LPA_10FULL) /* 10Mbps full-duplex */
173c4775476SKuo-Jung Su maccr = MACCR_FD;
174c4775476SKuo-Jung Su else if (tmp & LPA_10HALF) /* 10Mbps half-duplex */
175c4775476SKuo-Jung Su maccr = 0;
176c4775476SKuo-Jung Su } else {
177c4775476SKuo-Jung Su if (bmcr & BMCR_SPEED100)
178c4775476SKuo-Jung Su maccr = MACCR_100M;
179c4775476SKuo-Jung Su else
180c4775476SKuo-Jung Su maccr = 0;
181c4775476SKuo-Jung Su if (bmcr & BMCR_FULLDPLX)
182c4775476SKuo-Jung Su maccr |= MACCR_FD;
183c4775476SKuo-Jung Su }
184c4775476SKuo-Jung Su
185c4775476SKuo-Jung Su exit:
186c4775476SKuo-Jung Su printf("ftmac110: %d Mbps, %s\n",
187c4775476SKuo-Jung Su (maccr & MACCR_100M) ? 100 : 10,
188c4775476SKuo-Jung Su (maccr & MACCR_FD) ? "Full" : "half");
189c4775476SKuo-Jung Su return maccr;
190c4775476SKuo-Jung Su }
191c4775476SKuo-Jung Su
ftmac110_reset(struct eth_device * dev)192c4775476SKuo-Jung Su static int ftmac110_reset(struct eth_device *dev)
193c4775476SKuo-Jung Su {
194c4775476SKuo-Jung Su uint8_t *a;
195c4775476SKuo-Jung Su uint32_t i, maccr;
196c4775476SKuo-Jung Su struct ftmac110_chip *chip = dev->priv;
1974b7be199SKuo-Jung Su struct ftmac110_regs *regs = chip->regs;
198c4775476SKuo-Jung Su
199c4775476SKuo-Jung Su /* 1. MAC reset */
200c4775476SKuo-Jung Su writel(MACCR_RESET, ®s->maccr);
201c4775476SKuo-Jung Su for (i = get_timer(0); get_timer(i) < 1000; ) {
202c4775476SKuo-Jung Su if (readl(®s->maccr) & MACCR_RESET)
203c4775476SKuo-Jung Su continue;
204c4775476SKuo-Jung Su break;
205c4775476SKuo-Jung Su }
206c4775476SKuo-Jung Su if (readl(®s->maccr) & MACCR_RESET) {
207c4775476SKuo-Jung Su printf("ftmac110: reset failed\n");
208c4775476SKuo-Jung Su return -ENXIO;
209c4775476SKuo-Jung Su }
210c4775476SKuo-Jung Su
211c4775476SKuo-Jung Su /* 1-1. Init tx ring */
212c4775476SKuo-Jung Su for (i = 0; i < CFG_TXDES_NUM; ++i) {
213c4775476SKuo-Jung Su /* owned by SW */
2140628cb26SKuo-Jung Su chip->txd[i].ctrl &= cpu_to_le64(FTMAC110_TXD_CLRMASK);
215c4775476SKuo-Jung Su }
216c4775476SKuo-Jung Su chip->txd_idx = 0;
217c4775476SKuo-Jung Su
218c4775476SKuo-Jung Su /* 1-2. Init rx ring */
219c4775476SKuo-Jung Su for (i = 0; i < CFG_RXDES_NUM; ++i) {
220c4775476SKuo-Jung Su /* owned by HW */
2210628cb26SKuo-Jung Su chip->rxd[i].ctrl &= cpu_to_le64(FTMAC110_RXD_CLRMASK);
2220628cb26SKuo-Jung Su chip->rxd[i].ctrl |= cpu_to_le64(FTMAC110_RXD_OWNER);
223c4775476SKuo-Jung Su }
224c4775476SKuo-Jung Su chip->rxd_idx = 0;
225c4775476SKuo-Jung Su
226c4775476SKuo-Jung Su /* 2. PHY status query */
227c4775476SKuo-Jung Su maccr = ftmac110_phyqry(dev);
228c4775476SKuo-Jung Su
229c4775476SKuo-Jung Su /* 3. Fix up the MACCR value */
230c4775476SKuo-Jung Su chip->maccr = maccr | MACCR_CRCAPD | MACCR_RXALL | MACCR_RXRUNT
231c4775476SKuo-Jung Su | MACCR_RXEN | MACCR_TXEN | MACCR_RXDMAEN | MACCR_TXDMAEN;
232c4775476SKuo-Jung Su
233c4775476SKuo-Jung Su /* 4. MAC address setup */
234c4775476SKuo-Jung Su a = dev->enetaddr;
235c4775476SKuo-Jung Su writel(a[1] | (a[0] << 8), ®s->mac[0]);
236c4775476SKuo-Jung Su writel(a[5] | (a[4] << 8) | (a[3] << 16)
237c4775476SKuo-Jung Su | (a[2] << 24), ®s->mac[1]);
238c4775476SKuo-Jung Su
239c4775476SKuo-Jung Su /* 5. MAC registers setup */
240c4775476SKuo-Jung Su writel(chip->rxd_dma, ®s->rxba);
241c4775476SKuo-Jung Su writel(chip->txd_dma, ®s->txba);
242c4775476SKuo-Jung Su /* interrupt at each tx/rx */
243c4775476SKuo-Jung Su writel(ITC_DEFAULT, ®s->itc);
244c4775476SKuo-Jung Su /* no tx pool, rx poll = 1 normal cycle */
245c4775476SKuo-Jung Su writel(APTC_DEFAULT, ®s->aptc);
246c4775476SKuo-Jung Su /* rx threshold = [6/8 fifo, 2/8 fifo] */
247c4775476SKuo-Jung Su writel(DBLAC_DEFAULT, ®s->dblac);
248c4775476SKuo-Jung Su /* disable & clear all interrupt status */
249c4775476SKuo-Jung Su chip->imr = 0;
250c4775476SKuo-Jung Su writel(ISR_ALL, ®s->isr);
251c4775476SKuo-Jung Su writel(chip->imr, ®s->imr);
252c4775476SKuo-Jung Su /* enable mac */
253c4775476SKuo-Jung Su writel(chip->maccr, ®s->maccr);
254c4775476SKuo-Jung Su
255c4775476SKuo-Jung Su return 0;
256c4775476SKuo-Jung Su }
257c4775476SKuo-Jung Su
ftmac110_probe(struct eth_device * dev,bd_t * bis)258c4775476SKuo-Jung Su static int ftmac110_probe(struct eth_device *dev, bd_t *bis)
259c4775476SKuo-Jung Su {
260c4775476SKuo-Jung Su debug("ftmac110: probe\n");
261c4775476SKuo-Jung Su
262c4775476SKuo-Jung Su if (ftmac110_reset(dev))
263c4775476SKuo-Jung Su return -1;
264c4775476SKuo-Jung Su
265c4775476SKuo-Jung Su return 0;
266c4775476SKuo-Jung Su }
267c4775476SKuo-Jung Su
ftmac110_halt(struct eth_device * dev)268c4775476SKuo-Jung Su static void ftmac110_halt(struct eth_device *dev)
269c4775476SKuo-Jung Su {
270c4775476SKuo-Jung Su struct ftmac110_chip *chip = dev->priv;
2714b7be199SKuo-Jung Su struct ftmac110_regs *regs = chip->regs;
272c4775476SKuo-Jung Su
273c4775476SKuo-Jung Su writel(0, ®s->imr);
274c4775476SKuo-Jung Su writel(0, ®s->maccr);
275c4775476SKuo-Jung Su
276c4775476SKuo-Jung Su debug("ftmac110: halt\n");
277c4775476SKuo-Jung Su }
278c4775476SKuo-Jung Su
ftmac110_send(struct eth_device * dev,void * pkt,int len)279c4775476SKuo-Jung Su static int ftmac110_send(struct eth_device *dev, void *pkt, int len)
280c4775476SKuo-Jung Su {
281c4775476SKuo-Jung Su struct ftmac110_chip *chip = dev->priv;
2824b7be199SKuo-Jung Su struct ftmac110_regs *regs = chip->regs;
2830628cb26SKuo-Jung Su struct ftmac110_desc *txd;
2840628cb26SKuo-Jung Su uint64_t ctrl;
285c4775476SKuo-Jung Su
286c4775476SKuo-Jung Su if (!chip->lnkup)
287c4775476SKuo-Jung Su return 0;
288c4775476SKuo-Jung Su
289c4775476SKuo-Jung Su if (len <= 0 || len > CFG_XBUF_SIZE) {
290c4775476SKuo-Jung Su printf("ftmac110: bad tx pkt len(%d)\n", len);
291c4775476SKuo-Jung Su return 0;
292c4775476SKuo-Jung Su }
293c4775476SKuo-Jung Su
294c4775476SKuo-Jung Su len = max(60, len);
295c4775476SKuo-Jung Su
2960628cb26SKuo-Jung Su txd = &chip->txd[chip->txd_idx];
2970628cb26SKuo-Jung Su ctrl = le64_to_cpu(txd->ctrl);
2980628cb26SKuo-Jung Su if (ctrl & FTMAC110_TXD_OWNER) {
299c4775476SKuo-Jung Su /* kick-off Tx DMA */
300c4775476SKuo-Jung Su writel(0xffffffff, ®s->txpd);
301c4775476SKuo-Jung Su printf("ftmac110: out of txd\n");
302c4775476SKuo-Jung Su return 0;
303c4775476SKuo-Jung Su }
304c4775476SKuo-Jung Su
3050628cb26SKuo-Jung Su memcpy(txd->vbuf, (void *)pkt, len);
3060628cb26SKuo-Jung Su dma_map_single(txd->vbuf, len, DMA_TO_DEVICE);
307c4775476SKuo-Jung Su
3080628cb26SKuo-Jung Su /* clear control bits */
3090628cb26SKuo-Jung Su ctrl &= FTMAC110_TXD_CLRMASK;
3100628cb26SKuo-Jung Su /* set len, fts and lts */
3110628cb26SKuo-Jung Su ctrl |= FTMAC110_TXD_LEN(len) | FTMAC110_TXD_FTS | FTMAC110_TXD_LTS;
3120628cb26SKuo-Jung Su /* set owner bit */
3130628cb26SKuo-Jung Su ctrl |= FTMAC110_TXD_OWNER;
3140628cb26SKuo-Jung Su /* write back to descriptor */
3150628cb26SKuo-Jung Su txd->ctrl = cpu_to_le64(ctrl);
316c4775476SKuo-Jung Su
317c4775476SKuo-Jung Su /* kick-off Tx DMA */
318c4775476SKuo-Jung Su writel(0xffffffff, ®s->txpd);
319c4775476SKuo-Jung Su
320c4775476SKuo-Jung Su chip->txd_idx = (chip->txd_idx + 1) % CFG_TXDES_NUM;
321c4775476SKuo-Jung Su
322c4775476SKuo-Jung Su return len;
323c4775476SKuo-Jung Su }
324c4775476SKuo-Jung Su
ftmac110_recv(struct eth_device * dev)325c4775476SKuo-Jung Su static int ftmac110_recv(struct eth_device *dev)
326c4775476SKuo-Jung Su {
327c4775476SKuo-Jung Su struct ftmac110_chip *chip = dev->priv;
3280628cb26SKuo-Jung Su struct ftmac110_desc *rxd;
3290628cb26SKuo-Jung Su uint32_t len, rlen = 0;
3300628cb26SKuo-Jung Su uint64_t ctrl;
331c4775476SKuo-Jung Su uint8_t *buf;
332c4775476SKuo-Jung Su
333c4775476SKuo-Jung Su if (!chip->lnkup)
334c4775476SKuo-Jung Su return 0;
335c4775476SKuo-Jung Su
336c4775476SKuo-Jung Su do {
3370628cb26SKuo-Jung Su rxd = &chip->rxd[chip->rxd_idx];
3380628cb26SKuo-Jung Su ctrl = le64_to_cpu(rxd->ctrl);
3390628cb26SKuo-Jung Su if (ctrl & FTMAC110_RXD_OWNER)
340c4775476SKuo-Jung Su break;
341c4775476SKuo-Jung Su
3420628cb26SKuo-Jung Su len = (uint32_t)FTMAC110_RXD_LEN(ctrl);
3430628cb26SKuo-Jung Su buf = rxd->vbuf;
344c4775476SKuo-Jung Su
3450628cb26SKuo-Jung Su if (ctrl & FTMAC110_RXD_ERRMASK) {
346c4775476SKuo-Jung Su printf("ftmac110: rx error\n");
347c4775476SKuo-Jung Su } else {
348c4775476SKuo-Jung Su dma_map_single(buf, len, DMA_FROM_DEVICE);
3491fd92db8SJoe Hershberger net_process_received_packet(buf, len);
350c4775476SKuo-Jung Su rlen += len;
351c4775476SKuo-Jung Su }
352c4775476SKuo-Jung Su
353c4775476SKuo-Jung Su /* owned by hardware */
3540628cb26SKuo-Jung Su ctrl &= FTMAC110_RXD_CLRMASK;
3550628cb26SKuo-Jung Su ctrl |= FTMAC110_RXD_OWNER;
3560628cb26SKuo-Jung Su rxd->ctrl |= cpu_to_le64(ctrl);
357c4775476SKuo-Jung Su
358c4775476SKuo-Jung Su chip->rxd_idx = (chip->rxd_idx + 1) % CFG_RXDES_NUM;
359c4775476SKuo-Jung Su } while (0);
360c4775476SKuo-Jung Su
361c4775476SKuo-Jung Su return rlen;
362c4775476SKuo-Jung Su }
363c4775476SKuo-Jung Su
364c4775476SKuo-Jung Su #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
365c4775476SKuo-Jung Su
ftmac110_mdio_read(struct mii_dev * bus,int addr,int devad,int reg)3665a49f174SJoe Hershberger static int ftmac110_mdio_read(struct mii_dev *bus, int addr, int devad,
3675a49f174SJoe Hershberger int reg)
368c4775476SKuo-Jung Su {
3695a49f174SJoe Hershberger uint16_t value = 0;
370c4775476SKuo-Jung Su int ret = 0;
371c4775476SKuo-Jung Su struct eth_device *dev;
372c4775476SKuo-Jung Su
3735a49f174SJoe Hershberger dev = eth_get_dev_by_name(bus->name);
374c4775476SKuo-Jung Su if (dev == NULL) {
3755a49f174SJoe Hershberger printf("%s: no such device\n", bus->name);
376c4775476SKuo-Jung Su ret = -1;
377c4775476SKuo-Jung Su } else {
3785a49f174SJoe Hershberger value = mdio_read(dev, addr, reg);
379c4775476SKuo-Jung Su }
380c4775476SKuo-Jung Su
3815a49f174SJoe Hershberger if (ret < 0)
382c4775476SKuo-Jung Su return ret;
3835a49f174SJoe Hershberger return value;
384c4775476SKuo-Jung Su }
385c4775476SKuo-Jung Su
ftmac110_mdio_write(struct mii_dev * bus,int addr,int devad,int reg,u16 value)3865a49f174SJoe Hershberger static int ftmac110_mdio_write(struct mii_dev *bus, int addr, int devad,
3875a49f174SJoe Hershberger int reg, u16 value)
388c4775476SKuo-Jung Su {
389c4775476SKuo-Jung Su int ret = 0;
390c4775476SKuo-Jung Su struct eth_device *dev;
391c4775476SKuo-Jung Su
3925a49f174SJoe Hershberger dev = eth_get_dev_by_name(bus->name);
393c4775476SKuo-Jung Su if (dev == NULL) {
3945a49f174SJoe Hershberger printf("%s: no such device\n", bus->name);
395c4775476SKuo-Jung Su ret = -1;
396c4775476SKuo-Jung Su } else {
397c4775476SKuo-Jung Su mdio_write(dev, addr, reg, value);
398c4775476SKuo-Jung Su }
399c4775476SKuo-Jung Su
400c4775476SKuo-Jung Su return ret;
401c4775476SKuo-Jung Su }
402c4775476SKuo-Jung Su
403c4775476SKuo-Jung Su #endif /* #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) */
404c4775476SKuo-Jung Su
ftmac110_initialize(bd_t * bis)405c4775476SKuo-Jung Su int ftmac110_initialize(bd_t *bis)
406c4775476SKuo-Jung Su {
407c4775476SKuo-Jung Su int i, card_nr = 0;
408c4775476SKuo-Jung Su struct eth_device *dev;
409c4775476SKuo-Jung Su struct ftmac110_chip *chip;
410c4775476SKuo-Jung Su
411c4775476SKuo-Jung Su dev = malloc(sizeof(*dev) + sizeof(*chip));
412c4775476SKuo-Jung Su if (dev == NULL) {
413c4775476SKuo-Jung Su panic("ftmac110: out of memory 1\n");
414c4775476SKuo-Jung Su return -1;
415c4775476SKuo-Jung Su }
416c4775476SKuo-Jung Su chip = (struct ftmac110_chip *)(dev + 1);
417c4775476SKuo-Jung Su memset(dev, 0, sizeof(*dev) + sizeof(*chip));
418c4775476SKuo-Jung Su
419c4775476SKuo-Jung Su sprintf(dev->name, "FTMAC110#%d", card_nr);
420c4775476SKuo-Jung Su
421c4775476SKuo-Jung Su dev->iobase = CONFIG_FTMAC110_BASE;
422c4775476SKuo-Jung Su chip->regs = (void __iomem *)dev->iobase;
423c4775476SKuo-Jung Su dev->priv = chip;
424c4775476SKuo-Jung Su dev->init = ftmac110_probe;
425c4775476SKuo-Jung Su dev->halt = ftmac110_halt;
426c4775476SKuo-Jung Su dev->send = ftmac110_send;
427c4775476SKuo-Jung Su dev->recv = ftmac110_recv;
428c4775476SKuo-Jung Su
429c4775476SKuo-Jung Su /* allocate tx descriptors (it must be 16 bytes aligned) */
430c4775476SKuo-Jung Su chip->txd = dma_alloc_coherent(
4310628cb26SKuo-Jung Su sizeof(struct ftmac110_desc) * CFG_TXDES_NUM, &chip->txd_dma);
432c4775476SKuo-Jung Su if (!chip->txd)
433c4775476SKuo-Jung Su panic("ftmac110: out of memory 3\n");
434c4775476SKuo-Jung Su memset(chip->txd, 0,
4350628cb26SKuo-Jung Su sizeof(struct ftmac110_desc) * CFG_TXDES_NUM);
436c4775476SKuo-Jung Su for (i = 0; i < CFG_TXDES_NUM; ++i) {
437c4775476SKuo-Jung Su void *va = memalign(ARCH_DMA_MINALIGN, CFG_XBUF_SIZE);
4380628cb26SKuo-Jung Su
439c4775476SKuo-Jung Su if (!va)
440c4775476SKuo-Jung Su panic("ftmac110: out of memory 4\n");
441c4775476SKuo-Jung Su chip->txd[i].vbuf = va;
4420628cb26SKuo-Jung Su chip->txd[i].pbuf = cpu_to_le32(virt_to_phys(va));
4430628cb26SKuo-Jung Su chip->txd[i].ctrl = 0; /* owned by SW */
444c4775476SKuo-Jung Su }
4450628cb26SKuo-Jung Su chip->txd[i - 1].ctrl |= cpu_to_le64(FTMAC110_TXD_END);
446c4775476SKuo-Jung Su chip->txd_idx = 0;
447c4775476SKuo-Jung Su
448c4775476SKuo-Jung Su /* allocate rx descriptors (it must be 16 bytes aligned) */
449c4775476SKuo-Jung Su chip->rxd = dma_alloc_coherent(
4500628cb26SKuo-Jung Su sizeof(struct ftmac110_desc) * CFG_RXDES_NUM, &chip->rxd_dma);
451c4775476SKuo-Jung Su if (!chip->rxd)
452c4775476SKuo-Jung Su panic("ftmac110: out of memory 4\n");
453c4775476SKuo-Jung Su memset((void *)chip->rxd, 0,
4540628cb26SKuo-Jung Su sizeof(struct ftmac110_desc) * CFG_RXDES_NUM);
455c4775476SKuo-Jung Su for (i = 0; i < CFG_RXDES_NUM; ++i) {
456c4775476SKuo-Jung Su void *va = memalign(ARCH_DMA_MINALIGN, CFG_XBUF_SIZE + 2);
4570628cb26SKuo-Jung Su
458c4775476SKuo-Jung Su if (!va)
459c4775476SKuo-Jung Su panic("ftmac110: out of memory 5\n");
460c4775476SKuo-Jung Su /* it needs to be exactly 2 bytes aligned */
461c4775476SKuo-Jung Su va = ((uint8_t *)va + 2);
462c4775476SKuo-Jung Su chip->rxd[i].vbuf = va;
4630628cb26SKuo-Jung Su chip->rxd[i].pbuf = cpu_to_le32(virt_to_phys(va));
4640628cb26SKuo-Jung Su chip->rxd[i].ctrl = cpu_to_le64(FTMAC110_RXD_OWNER
4650628cb26SKuo-Jung Su | FTMAC110_RXD_BUFSZ(CFG_XBUF_SIZE));
466c4775476SKuo-Jung Su }
4670628cb26SKuo-Jung Su chip->rxd[i - 1].ctrl |= cpu_to_le64(FTMAC110_RXD_END);
468c4775476SKuo-Jung Su chip->rxd_idx = 0;
469c4775476SKuo-Jung Su
470c4775476SKuo-Jung Su eth_register(dev);
471c4775476SKuo-Jung Su
472c4775476SKuo-Jung Su #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
4735a49f174SJoe Hershberger int retval;
4745a49f174SJoe Hershberger struct mii_dev *mdiodev = mdio_alloc();
4755a49f174SJoe Hershberger if (!mdiodev)
4765a49f174SJoe Hershberger return -ENOMEM;
4775a49f174SJoe Hershberger strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
4785a49f174SJoe Hershberger mdiodev->read = ftmac110_mdio_read;
4795a49f174SJoe Hershberger mdiodev->write = ftmac110_mdio_write;
4805a49f174SJoe Hershberger
4815a49f174SJoe Hershberger retval = mdio_register(mdiodev);
4825a49f174SJoe Hershberger if (retval < 0)
4835a49f174SJoe Hershberger return retval;
484c4775476SKuo-Jung Su #endif
485c4775476SKuo-Jung Su
486c4775476SKuo-Jung Su card_nr++;
487c4775476SKuo-Jung Su
488c4775476SKuo-Jung Su return card_nr;
489c4775476SKuo-Jung Su }
490