1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+ 2c916d7c9SKumar Gala /* 3c916d7c9SKumar Gala * Copyright 2011 Freescale Semiconductor, Inc. 4c916d7c9SKumar Gala */ 5c916d7c9SKumar Gala #include <common.h> 6c916d7c9SKumar Gala #include <phy.h> 7c916d7c9SKumar Gala #include <fm_eth.h> 8c916d7c9SKumar Gala #include <asm/io.h> 9c916d7c9SKumar Gala #include <asm/immap_85xx.h> 10c916d7c9SKumar Gala #include <asm/fsl_serdes.h> 11c916d7c9SKumar Gala 12960d70c6SKim Phillips static u32 port_to_devdisr[] = { 13c916d7c9SKumar Gala [FM1_DTSEC1] = MPC85xx_DEVDISR_TSEC1, 14c916d7c9SKumar Gala [FM1_DTSEC2] = MPC85xx_DEVDISR_TSEC2, 15c916d7c9SKumar Gala }; 16c916d7c9SKumar Gala is_device_disabled(enum fm_port port)17c916d7c9SKumar Galastatic int is_device_disabled(enum fm_port port) 18c916d7c9SKumar Gala { 19c916d7c9SKumar Gala ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 20c916d7c9SKumar Gala u32 devdisr = in_be32(&gur->devdisr); 21c916d7c9SKumar Gala 22c916d7c9SKumar Gala return port_to_devdisr[port] & devdisr; 23c916d7c9SKumar Gala } 24c916d7c9SKumar Gala fman_disable_port(enum fm_port port)2569a85242SKumar Galavoid fman_disable_port(enum fm_port port) 2669a85242SKumar Gala { 2769a85242SKumar Gala ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 28f5b9e736SKumar Gala 29f5b9e736SKumar Gala /* don't allow disabling of DTSEC1 as its needed for MDIO */ 30f5b9e736SKumar Gala if (port == FM1_DTSEC1) 31f5b9e736SKumar Gala return; 32f5b9e736SKumar Gala 3369a85242SKumar Gala setbits_be32(&gur->devdisr, port_to_devdisr[port]); 3469a85242SKumar Gala } 3569a85242SKumar Gala fman_enable_port(enum fm_port port)36f51d3b71SValentin Longchampvoid fman_enable_port(enum fm_port port) 37f51d3b71SValentin Longchamp { 38f51d3b71SValentin Longchamp ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 39f51d3b71SValentin Longchamp 40f51d3b71SValentin Longchamp clrbits_be32(&gur->devdisr, port_to_devdisr[port]); 41f51d3b71SValentin Longchamp } 42f51d3b71SValentin Longchamp fman_port_enet_if(enum fm_port port)43c916d7c9SKumar Galaphy_interface_t fman_port_enet_if(enum fm_port port) 44c916d7c9SKumar Gala { 45c916d7c9SKumar Gala ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 46c916d7c9SKumar Gala u32 pordevsr = in_be32(&gur->pordevsr); 47c916d7c9SKumar Gala 48c916d7c9SKumar Gala if (is_device_disabled(port)) 49c916d7c9SKumar Gala return PHY_INTERFACE_MODE_NONE; 50c916d7c9SKumar Gala 51c916d7c9SKumar Gala /* DTSEC1 can be SGMII, RGMII or RMII */ 52c916d7c9SKumar Gala if (port == FM1_DTSEC1) { 53c916d7c9SKumar Gala if (is_serdes_configured(SGMII_FM1_DTSEC1)) 54c916d7c9SKumar Gala return PHY_INTERFACE_MODE_SGMII; 55c916d7c9SKumar Gala if (pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS) { 56c916d7c9SKumar Gala if (pordevsr & MPC85xx_PORDEVSR_TSEC1_PRTC) 57c916d7c9SKumar Gala return PHY_INTERFACE_MODE_RGMII; 58c916d7c9SKumar Gala else 59c916d7c9SKumar Gala return PHY_INTERFACE_MODE_RMII; 60c916d7c9SKumar Gala } 61c916d7c9SKumar Gala } 62c916d7c9SKumar Gala 63c916d7c9SKumar Gala /* DTSEC2 only supports SGMII or RGMII */ 64c916d7c9SKumar Gala if (port == FM1_DTSEC2) { 65c916d7c9SKumar Gala if (is_serdes_configured(SGMII_FM1_DTSEC2)) 66c916d7c9SKumar Gala return PHY_INTERFACE_MODE_SGMII; 67c916d7c9SKumar Gala if (pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS) 68c916d7c9SKumar Gala return PHY_INTERFACE_MODE_RGMII; 69c916d7c9SKumar Gala } 70c916d7c9SKumar Gala 71c916d7c9SKumar Gala return PHY_INTERFACE_MODE_NONE; 72c916d7c9SKumar Gala } 73