1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2111fd19eSRoy Zang /*
3111fd19eSRoy Zang * Copyright 2012 Freescale Semiconductor, Inc.
4111fd19eSRoy Zang * Roy Zang <tie-fei.zang@freescale.com>
5111fd19eSRoy Zang */
6111fd19eSRoy Zang
7111fd19eSRoy Zang /* MAXFRM - maximum frame length */
8111fd19eSRoy Zang #define MAXFRM_MASK 0x0000ffff
9111fd19eSRoy Zang
10111fd19eSRoy Zang #include <common.h>
11111fd19eSRoy Zang #include <phy.h>
12111fd19eSRoy Zang #include <asm/types.h>
13111fd19eSRoy Zang #include <asm/io.h>
14cd348efaSShaohui Xie #include <fsl_memac.h>
15111fd19eSRoy Zang
16111fd19eSRoy Zang #include "fm.h"
17111fd19eSRoy Zang
memac_init_mac(struct fsl_enet_mac * mac)18111fd19eSRoy Zang static void memac_init_mac(struct fsl_enet_mac *mac)
19111fd19eSRoy Zang {
20111fd19eSRoy Zang struct memac *regs = mac->base;
21111fd19eSRoy Zang
22111fd19eSRoy Zang /* mask all interrupt */
23111fd19eSRoy Zang out_be32(®s->imask, IMASK_MASK_ALL);
24111fd19eSRoy Zang
25111fd19eSRoy Zang /* clear all events */
26111fd19eSRoy Zang out_be32(®s->ievent, IEVENT_CLEAR_ALL);
27111fd19eSRoy Zang
28111fd19eSRoy Zang /* set the max receive length */
29111fd19eSRoy Zang out_be32(®s->maxfrm, mac->max_rx_len & MAXFRM_MASK);
30111fd19eSRoy Zang
31111fd19eSRoy Zang /* multicast frame reception for the hash entry disable */
32111fd19eSRoy Zang out_be32(®s->hashtable_ctrl, 0);
33111fd19eSRoy Zang }
34111fd19eSRoy Zang
memac_enable_mac(struct fsl_enet_mac * mac)35111fd19eSRoy Zang static void memac_enable_mac(struct fsl_enet_mac *mac)
36111fd19eSRoy Zang {
37111fd19eSRoy Zang struct memac *regs = mac->base;
38111fd19eSRoy Zang
39ff5fb2a3SShaohui Xie setbits_be32(®s->command_config,
40ff5fb2a3SShaohui Xie MEMAC_CMD_CFG_RXTX_EN | MEMAC_CMD_CFG_NO_LEN_CHK);
41111fd19eSRoy Zang }
42111fd19eSRoy Zang
memac_disable_mac(struct fsl_enet_mac * mac)43111fd19eSRoy Zang static void memac_disable_mac(struct fsl_enet_mac *mac)
44111fd19eSRoy Zang {
45111fd19eSRoy Zang struct memac *regs = mac->base;
46111fd19eSRoy Zang
47111fd19eSRoy Zang clrbits_be32(®s->command_config, MEMAC_CMD_CFG_RXTX_EN);
48111fd19eSRoy Zang }
49111fd19eSRoy Zang
memac_set_mac_addr(struct fsl_enet_mac * mac,u8 * mac_addr)50111fd19eSRoy Zang static void memac_set_mac_addr(struct fsl_enet_mac *mac, u8 *mac_addr)
51111fd19eSRoy Zang {
52111fd19eSRoy Zang struct memac *regs = mac->base;
53111fd19eSRoy Zang u32 mac_addr0, mac_addr1;
54111fd19eSRoy Zang
55111fd19eSRoy Zang /*
56111fd19eSRoy Zang * if a station address of 0x12345678ABCD, perform a write to
57111fd19eSRoy Zang * MAC_ADDR0 of 0x78563412, MAC_ADDR1 of 0x0000CDAB
58111fd19eSRoy Zang */
59111fd19eSRoy Zang mac_addr0 = (mac_addr[3] << 24) | (mac_addr[2] << 16) | \
60111fd19eSRoy Zang (mac_addr[1] << 8) | (mac_addr[0]);
61111fd19eSRoy Zang out_be32(®s->mac_addr_0, mac_addr0);
62111fd19eSRoy Zang
63111fd19eSRoy Zang mac_addr1 = ((mac_addr[5] << 8) | mac_addr[4]) & 0x0000ffff;
64111fd19eSRoy Zang out_be32(®s->mac_addr_1, mac_addr1);
65111fd19eSRoy Zang }
66111fd19eSRoy Zang
memac_set_interface_mode(struct fsl_enet_mac * mac,phy_interface_t type,int speed)67111fd19eSRoy Zang static void memac_set_interface_mode(struct fsl_enet_mac *mac,
68111fd19eSRoy Zang phy_interface_t type, int speed)
69111fd19eSRoy Zang {
70111fd19eSRoy Zang /* Roy need more work here */
71111fd19eSRoy Zang
72111fd19eSRoy Zang struct memac *regs = mac->base;
73111fd19eSRoy Zang u32 if_mode, if_status;
74111fd19eSRoy Zang
75111fd19eSRoy Zang /* clear all bits relative with interface mode */
76111fd19eSRoy Zang if_mode = in_be32(®s->if_mode);
77111fd19eSRoy Zang if_status = in_be32(®s->if_status);
78111fd19eSRoy Zang
79111fd19eSRoy Zang /* set interface mode */
80111fd19eSRoy Zang switch (type) {
81111fd19eSRoy Zang case PHY_INTERFACE_MODE_GMII:
82111fd19eSRoy Zang if_mode &= ~IF_MODE_MASK;
83111fd19eSRoy Zang if_mode |= IF_MODE_GMII;
84111fd19eSRoy Zang break;
85111fd19eSRoy Zang case PHY_INTERFACE_MODE_RGMII:
863f8f1410SMadalin Bucur case PHY_INTERFACE_MODE_RGMII_TXID:
87111fd19eSRoy Zang if_mode |= (IF_MODE_GMII | IF_MODE_RG);
88111fd19eSRoy Zang break;
89111fd19eSRoy Zang case PHY_INTERFACE_MODE_RMII:
90111fd19eSRoy Zang if_mode |= (IF_MODE_GMII | IF_MODE_RM);
91111fd19eSRoy Zang break;
92111fd19eSRoy Zang case PHY_INTERFACE_MODE_SGMII:
93bead0880Sshaohui xie case PHY_INTERFACE_MODE_SGMII_2500:
941c68d01eSShaohui Xie case PHY_INTERFACE_MODE_QSGMII:
95111fd19eSRoy Zang if_mode &= ~IF_MODE_MASK;
96111fd19eSRoy Zang if_mode |= (IF_MODE_GMII);
97111fd19eSRoy Zang break;
98ff5fb2a3SShaohui Xie case PHY_INTERFACE_MODE_XGMII:
99ff5fb2a3SShaohui Xie if_mode &= ~IF_MODE_MASK;
100ff5fb2a3SShaohui Xie if_mode |= IF_MODE_XGMII;
101ff5fb2a3SShaohui Xie break;
102111fd19eSRoy Zang default:
103111fd19eSRoy Zang break;
104111fd19eSRoy Zang }
105ff5fb2a3SShaohui Xie /* Enable automatic speed selection for Non-XGMII */
106ff5fb2a3SShaohui Xie if (type != PHY_INTERFACE_MODE_XGMII)
107111fd19eSRoy Zang if_mode |= IF_MODE_EN_AUTO;
108111fd19eSRoy Zang
1093f8f1410SMadalin Bucur if (type == PHY_INTERFACE_MODE_RGMII ||
1103f8f1410SMadalin Bucur type == PHY_INTERFACE_MODE_RGMII_TXID) {
111c5729f0bSZang Roy-R61911 if_mode &= ~IF_MODE_EN_AUTO;
112c5729f0bSZang Roy-R61911 if_mode &= ~IF_MODE_SETSP_MASK;
113c5729f0bSZang Roy-R61911 switch (speed) {
114c5729f0bSZang Roy-R61911 case SPEED_1000:
115c5729f0bSZang Roy-R61911 if_mode |= IF_MODE_SETSP_1000M;
116c5729f0bSZang Roy-R61911 break;
117c5729f0bSZang Roy-R61911 case SPEED_100:
118c5729f0bSZang Roy-R61911 if_mode |= IF_MODE_SETSP_100M;
119c5729f0bSZang Roy-R61911 break;
120c5729f0bSZang Roy-R61911 case SPEED_10:
121c5729f0bSZang Roy-R61911 if_mode |= IF_MODE_SETSP_10M;
122c5729f0bSZang Roy-R61911 default:
123c5729f0bSZang Roy-R61911 break;
124c5729f0bSZang Roy-R61911 }
125c5729f0bSZang Roy-R61911 }
126c5729f0bSZang Roy-R61911
127111fd19eSRoy Zang debug(" %s, if_mode = %x\n", __func__, if_mode);
128111fd19eSRoy Zang debug(" %s, if_status = %x\n", __func__, if_status);
129111fd19eSRoy Zang out_be32(®s->if_mode, if_mode);
130111fd19eSRoy Zang return;
131111fd19eSRoy Zang }
132111fd19eSRoy Zang
init_memac(struct fsl_enet_mac * mac,void * base,void * phyregs,int max_rx_len)133111fd19eSRoy Zang void init_memac(struct fsl_enet_mac *mac, void *base,
134111fd19eSRoy Zang void *phyregs, int max_rx_len)
135111fd19eSRoy Zang {
136111fd19eSRoy Zang mac->base = base;
137111fd19eSRoy Zang mac->phyregs = phyregs;
138111fd19eSRoy Zang mac->max_rx_len = max_rx_len;
139111fd19eSRoy Zang mac->init_mac = memac_init_mac;
140111fd19eSRoy Zang mac->enable_mac = memac_enable_mac;
141111fd19eSRoy Zang mac->disable_mac = memac_disable_mac;
142111fd19eSRoy Zang mac->set_mac_addr = memac_set_mac_addr;
143111fd19eSRoy Zang mac->set_if_mode = memac_set_interface_mode;
144111fd19eSRoy Zang }
145