xref: /openbmc/u-boot/drivers/net/fm/fm.h (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2c916d7c9SKumar Gala /*
3c916d7c9SKumar Gala  * Copyright 2009-2011 Freescale Semiconductor, Inc.
4c916d7c9SKumar Gala  */
5c916d7c9SKumar Gala 
6c916d7c9SKumar Gala #ifndef __FM_H__
7c916d7c9SKumar Gala #define __FM_H__
8c916d7c9SKumar Gala 
9c916d7c9SKumar Gala #include <common.h>
1093f26f13SClaudiu Manoil #include <phy.h>
11c916d7c9SKumar Gala #include <fm_eth.h>
128225b2fdSShaohui Xie #include <fsl_fman.h>
13c916d7c9SKumar Gala 
14c916d7c9SKumar Gala /* Port ID */
15c916d7c9SKumar Gala #define OH_PORT_ID_BASE		0x01
16c916d7c9SKumar Gala #define MAX_NUM_OH_PORT		7
17c916d7c9SKumar Gala #define RX_PORT_1G_BASE		0x08
18c916d7c9SKumar Gala #define MAX_NUM_RX_PORT_1G	CONFIG_SYS_NUM_FM1_DTSEC
19c916d7c9SKumar Gala #define RX_PORT_10G_BASE	0x10
2082a55c1eSShengzhou Liu #define RX_PORT_10G_BASE2	0x08
21c916d7c9SKumar Gala #define TX_PORT_1G_BASE		0x28
22c916d7c9SKumar Gala #define MAX_NUM_TX_PORT_1G	CONFIG_SYS_NUM_FM1_DTSEC
23c916d7c9SKumar Gala #define TX_PORT_10G_BASE	0x30
2482a55c1eSShengzhou Liu #define TX_PORT_10G_BASE2	0x28
25ffee1ddeSZhao Qiang #define MIIM_TIMEOUT    0xFFFF
26c916d7c9SKumar Gala 
27c916d7c9SKumar Gala struct fm_muram {
289fc29db1SHou Zhiqiang 	void *base;
299fc29db1SHou Zhiqiang 	void *top;
309fc29db1SHou Zhiqiang 	size_t size;
319fc29db1SHou Zhiqiang 	void *alloc;
32c916d7c9SKumar Gala };
33c916d7c9SKumar Gala #define FM_MURAM_RES_SIZE	0x01000
34c916d7c9SKumar Gala 
35c916d7c9SKumar Gala /* Rx/Tx buffer descriptor */
36c916d7c9SKumar Gala struct fm_port_bd {
37c916d7c9SKumar Gala 	u16 status;
38c916d7c9SKumar Gala 	u16 len;
39c916d7c9SKumar Gala 	u32 res0;
40c916d7c9SKumar Gala 	u16 res1;
41c916d7c9SKumar Gala 	u16 buf_ptr_hi;
42c916d7c9SKumar Gala 	u32 buf_ptr_lo;
43c916d7c9SKumar Gala };
44c916d7c9SKumar Gala 
45c916d7c9SKumar Gala /* Common BD flags */
46c916d7c9SKumar Gala #define BD_LAST			0x0800
47c916d7c9SKumar Gala 
48c916d7c9SKumar Gala /* Rx BD status flags */
49c916d7c9SKumar Gala #define RxBD_EMPTY		0x8000
50c916d7c9SKumar Gala #define RxBD_LAST		BD_LAST
51c916d7c9SKumar Gala #define RxBD_FIRST		0x0400
52c916d7c9SKumar Gala #define RxBD_PHYS_ERR		0x0008
53c916d7c9SKumar Gala #define RxBD_SIZE_ERR		0x0004
54c916d7c9SKumar Gala #define RxBD_ERROR		(RxBD_PHYS_ERR | RxBD_SIZE_ERR)
55c916d7c9SKumar Gala 
56c916d7c9SKumar Gala /* Tx BD status flags */
57c916d7c9SKumar Gala #define TxBD_READY		0x8000
58c916d7c9SKumar Gala #define TxBD_LAST		BD_LAST
59c916d7c9SKumar Gala 
60c916d7c9SKumar Gala /* Rx/Tx queue descriptor */
61c916d7c9SKumar Gala struct fm_port_qd {
62c916d7c9SKumar Gala 	u16 gen;
63c916d7c9SKumar Gala 	u16 bd_ring_base_hi;
64c916d7c9SKumar Gala 	u32 bd_ring_base_lo;
65c916d7c9SKumar Gala 	u16 bd_ring_size;
66c916d7c9SKumar Gala 	u16 offset_in;
67c916d7c9SKumar Gala 	u16 offset_out;
68c916d7c9SKumar Gala 	u16 res0;
69c916d7c9SKumar Gala 	u32 res1[0x4];
70c916d7c9SKumar Gala };
71c916d7c9SKumar Gala 
72c916d7c9SKumar Gala /* IM global parameter RAM */
73c916d7c9SKumar Gala struct fm_port_global_pram {
74c916d7c9SKumar Gala 	u32 mode;	/* independent mode register */
75c916d7c9SKumar Gala 	u32 rxqd_ptr;	/* Rx queue descriptor pointer */
76c916d7c9SKumar Gala 	u32 txqd_ptr;	/* Tx queue descriptor pointer */
77c916d7c9SKumar Gala 	u16 mrblr;	/* max Rx buffer length */
78c916d7c9SKumar Gala 	u16 rxqd_bsy_cnt;	/* RxQD busy counter, should be cleared */
79c916d7c9SKumar Gala 	u32 res0[0x4];
80c916d7c9SKumar Gala 	struct fm_port_qd rxqd;	/* Rx queue descriptor */
81c916d7c9SKumar Gala 	struct fm_port_qd txqd;	/* Tx queue descriptor */
82c916d7c9SKumar Gala 	u32 res1[0x28];
83c916d7c9SKumar Gala };
84c916d7c9SKumar Gala 
85c916d7c9SKumar Gala #define FM_PRAM_SIZE		sizeof(struct fm_port_global_pram)
86c916d7c9SKumar Gala #define FM_PRAM_ALIGN		256
87c916d7c9SKumar Gala #define PRAM_MODE_GLOBAL	0x20000000
88c916d7c9SKumar Gala #define PRAM_MODE_GRACEFUL_STOP	0x00800000
89c916d7c9SKumar Gala 
9041c7b7b1SYork Sun #if defined(CONFIG_ARCH_P1023)
91c916d7c9SKumar Gala #define FM_FREE_POOL_SIZE	0x2000 /* 8K bytes */
92c916d7c9SKumar Gala #else
93c916d7c9SKumar Gala #define FM_FREE_POOL_SIZE	0x20000 /* 128K bytes */
94c916d7c9SKumar Gala #endif
95c916d7c9SKumar Gala #define FM_FREE_POOL_ALIGN	256
96c916d7c9SKumar Gala 
979fc29db1SHou Zhiqiang void *fm_muram_alloc(int fm_idx, size_t size, ulong align);
989fc29db1SHou Zhiqiang void *fm_muram_base(int fm_idx);
99c916d7c9SKumar Gala int fm_init_common(int index, struct ccsr_fman *reg);
100c916d7c9SKumar Gala int fm_eth_initialize(struct ccsr_fman *reg, struct fm_eth_info *info);
101c916d7c9SKumar Gala phy_interface_t fman_port_enet_if(enum fm_port port);
10269a85242SKumar Gala void fman_disable_port(enum fm_port port);
103f51d3b71SValentin Longchamp void fman_enable_port(enum fm_port port);
104c916d7c9SKumar Gala 
105c916d7c9SKumar Gala struct fsl_enet_mac {
106c916d7c9SKumar Gala 	void *base; /* MAC controller registers base address */
107c916d7c9SKumar Gala 	void *phyregs;
108c916d7c9SKumar Gala 	int max_rx_len;
109c916d7c9SKumar Gala 	void (*init_mac)(struct fsl_enet_mac *mac);
110c916d7c9SKumar Gala 	void (*enable_mac)(struct fsl_enet_mac *mac);
111c916d7c9SKumar Gala 	void (*disable_mac)(struct fsl_enet_mac *mac);
112c916d7c9SKumar Gala 	void (*set_mac_addr)(struct fsl_enet_mac *mac, u8 *mac_addr);
113c916d7c9SKumar Gala 	void (*set_if_mode)(struct fsl_enet_mac *mac, phy_interface_t type,
114c916d7c9SKumar Gala 				int speed);
115c916d7c9SKumar Gala };
116c916d7c9SKumar Gala 
117c916d7c9SKumar Gala /* Fman ethernet private struct */
118c916d7c9SKumar Gala struct fm_eth {
119c916d7c9SKumar Gala 	int fm_index;			/* Fman index */
120c916d7c9SKumar Gala 	u32 num;			/* 0..n-1 for give type */
121c916d7c9SKumar Gala 	struct fm_bmi_tx_port *tx_port;
122c916d7c9SKumar Gala 	struct fm_bmi_rx_port *rx_port;
123c916d7c9SKumar Gala 	enum fm_eth_type type;		/* 1G or 10G ethernet */
124c916d7c9SKumar Gala 	phy_interface_t enet_if;
125c916d7c9SKumar Gala 	struct fsl_enet_mac *mac;	/* MAC controller */
126c916d7c9SKumar Gala 	struct mii_dev *bus;
127c916d7c9SKumar Gala 	struct phy_device *phydev;
128c916d7c9SKumar Gala 	int phyaddr;
129c916d7c9SKumar Gala 	struct eth_device *dev;
130c916d7c9SKumar Gala 	int max_rx_len;
131c916d7c9SKumar Gala 	struct fm_port_global_pram *rx_pram; /* Rx parameter table */
132c916d7c9SKumar Gala 	struct fm_port_global_pram *tx_pram; /* Tx parameter table */
133c916d7c9SKumar Gala 	void *rx_bd_ring;		/* Rx BD ring base */
134c916d7c9SKumar Gala 	void *cur_rxbd;			/* current Rx BD */
135c916d7c9SKumar Gala 	void *rx_buf;			/* Rx buffer base */
136c916d7c9SKumar Gala 	void *tx_bd_ring;		/* Tx BD ring base */
137c916d7c9SKumar Gala 	void *cur_txbd;			/* current Tx BD */
138c916d7c9SKumar Gala };
139c916d7c9SKumar Gala 
140c916d7c9SKumar Gala #define RX_BD_RING_SIZE		8
141c916d7c9SKumar Gala #define TX_BD_RING_SIZE		8
142c916d7c9SKumar Gala #define MAX_RXBUF_LOG2		11
143c916d7c9SKumar Gala #define MAX_RXBUF_LEN		(1 << MAX_RXBUF_LOG2)
144c916d7c9SKumar Gala 
1451155d8d8SRotariu Marian-Cristian #define PORT_IS_ENABLED(port)	(fm_port_to_index(port) == -1 ? \
1461155d8d8SRotariu Marian-Cristian 	0 : fm_info[fm_port_to_index(port)].enabled)
147ae8a5d10SShengzhou Liu 
148c916d7c9SKumar Gala #endif /* __FM_H__ */
149