1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2c916d7c9SKumar Gala /*
3c916d7c9SKumar Gala * Copyright 2009-2011 Freescale Semiconductor, Inc.
4c916d7c9SKumar Gala */
5c916d7c9SKumar Gala
6c916d7c9SKumar Gala #include <common.h>
7c916d7c9SKumar Gala #include <asm/types.h>
8c916d7c9SKumar Gala #include <asm/io.h>
98225b2fdSShaohui Xie #include <fsl_dtsec.h>
10c916d7c9SKumar Gala #include <fsl_mdio.h>
11c916d7c9SKumar Gala #include <phy.h>
12c916d7c9SKumar Gala
13c916d7c9SKumar Gala #include "fm.h"
14c916d7c9SKumar Gala
15c916d7c9SKumar Gala #define RCTRL_INIT (RCTRL_GRS | RCTRL_UPROM)
16c916d7c9SKumar Gala #define TCTRL_INIT TCTRL_GTS
17c916d7c9SKumar Gala #define MACCFG1_INIT MACCFG1_SOFT_RST
18c916d7c9SKumar Gala
19c916d7c9SKumar Gala #define MACCFG2_INIT (MACCFG2_PRE_LEN(0x7) | MACCFG2_LEN_CHECK | \
20c916d7c9SKumar Gala MACCFG2_PAD_CRC | MACCFG2_FULL_DUPLEX | \
21c916d7c9SKumar Gala MACCFG2_IF_MODE_NIBBLE)
22c916d7c9SKumar Gala
23c916d7c9SKumar Gala /* MAXFRM - maximum frame length register */
24c916d7c9SKumar Gala #define MAXFRM_MASK 0x00003fff
25c916d7c9SKumar Gala
dtsec_init_mac(struct fsl_enet_mac * mac)26c916d7c9SKumar Gala static void dtsec_init_mac(struct fsl_enet_mac *mac)
27c916d7c9SKumar Gala {
28c916d7c9SKumar Gala struct dtsec *regs = mac->base;
29c916d7c9SKumar Gala
30c916d7c9SKumar Gala /* soft reset */
31c916d7c9SKumar Gala out_be32(®s->maccfg1, MACCFG1_SOFT_RST);
32c916d7c9SKumar Gala udelay(1000);
33c916d7c9SKumar Gala
34c916d7c9SKumar Gala /* clear soft reset, Rx/Tx MAC disable */
35c916d7c9SKumar Gala out_be32(®s->maccfg1, 0);
36c916d7c9SKumar Gala
37c916d7c9SKumar Gala /* graceful stop rx */
38c916d7c9SKumar Gala out_be32(®s->rctrl, RCTRL_INIT);
39c916d7c9SKumar Gala udelay(1000);
40c916d7c9SKumar Gala
41c916d7c9SKumar Gala /* graceful stop tx */
42c916d7c9SKumar Gala out_be32(®s->tctrl, TCTRL_INIT);
43c916d7c9SKumar Gala udelay(1000);
44c916d7c9SKumar Gala
45c916d7c9SKumar Gala /* disable all interrupts */
46c916d7c9SKumar Gala out_be32(®s->imask, IMASK_MASK_ALL);
47c916d7c9SKumar Gala
48c916d7c9SKumar Gala /* clear all events */
49c916d7c9SKumar Gala out_be32(®s->ievent, IEVENT_CLEAR_ALL);
50c916d7c9SKumar Gala
51c916d7c9SKumar Gala /* set the max Rx length */
52c916d7c9SKumar Gala out_be32(®s->maxfrm, mac->max_rx_len & MAXFRM_MASK);
53c916d7c9SKumar Gala
54c916d7c9SKumar Gala /* set the ecntrl to reset value */
55c916d7c9SKumar Gala out_be32(®s->ecntrl, ECNTRL_DEFAULT);
56c916d7c9SKumar Gala
57c916d7c9SKumar Gala /*
58c916d7c9SKumar Gala * Rx length check, no strip CRC for Rx, pad and append CRC for Tx,
59c916d7c9SKumar Gala * full duplex
60c916d7c9SKumar Gala */
61c916d7c9SKumar Gala out_be32(®s->maccfg2, MACCFG2_INIT);
62c916d7c9SKumar Gala }
63c916d7c9SKumar Gala
dtsec_enable_mac(struct fsl_enet_mac * mac)64c916d7c9SKumar Gala static void dtsec_enable_mac(struct fsl_enet_mac *mac)
65c916d7c9SKumar Gala {
66c916d7c9SKumar Gala struct dtsec *regs = mac->base;
67c916d7c9SKumar Gala
68c916d7c9SKumar Gala /* enable Rx/Tx MAC */
69c916d7c9SKumar Gala setbits_be32(®s->maccfg1, MACCFG1_RXTX_EN);
70c916d7c9SKumar Gala
71c916d7c9SKumar Gala /* clear the graceful Rx stop */
72c916d7c9SKumar Gala clrbits_be32(®s->rctrl, RCTRL_GRS);
73c916d7c9SKumar Gala
74c916d7c9SKumar Gala /* clear the graceful Tx stop */
75c916d7c9SKumar Gala clrbits_be32(®s->tctrl, TCTRL_GTS);
76c916d7c9SKumar Gala }
77c916d7c9SKumar Gala
dtsec_disable_mac(struct fsl_enet_mac * mac)78c916d7c9SKumar Gala static void dtsec_disable_mac(struct fsl_enet_mac *mac)
79c916d7c9SKumar Gala {
80c916d7c9SKumar Gala struct dtsec *regs = mac->base;
81c916d7c9SKumar Gala
82c916d7c9SKumar Gala /* graceful Rx stop */
83c916d7c9SKumar Gala setbits_be32(®s->rctrl, RCTRL_GRS);
84c916d7c9SKumar Gala
85c916d7c9SKumar Gala /* graceful Tx stop */
86c916d7c9SKumar Gala setbits_be32(®s->tctrl, TCTRL_GTS);
87c916d7c9SKumar Gala
88c916d7c9SKumar Gala /* disable Rx/Tx MAC */
89c916d7c9SKumar Gala clrbits_be32(®s->maccfg1, MACCFG1_RXTX_EN);
90c916d7c9SKumar Gala }
91c916d7c9SKumar Gala
dtsec_set_mac_addr(struct fsl_enet_mac * mac,u8 * mac_addr)92c916d7c9SKumar Gala static void dtsec_set_mac_addr(struct fsl_enet_mac *mac, u8 *mac_addr)
93c916d7c9SKumar Gala {
94c916d7c9SKumar Gala struct dtsec *regs = mac->base;
95c916d7c9SKumar Gala u32 mac_addr1, mac_addr2;
96c916d7c9SKumar Gala
97c916d7c9SKumar Gala /*
98c916d7c9SKumar Gala * if a station address of 0x12345678ABCD, perform a write to
99c916d7c9SKumar Gala * MACSTNADDR1 of 0xCDAB7856, MACSTNADDR2 of 0x34120000
100c916d7c9SKumar Gala */
101c916d7c9SKumar Gala mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
102c916d7c9SKumar Gala (mac_addr[3] << 8) | (mac_addr[2]);
103c916d7c9SKumar Gala out_be32(®s->macstnaddr1, mac_addr1);
104c916d7c9SKumar Gala
105c916d7c9SKumar Gala mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
106c916d7c9SKumar Gala out_be32(®s->macstnaddr2, mac_addr2);
107c916d7c9SKumar Gala }
108c916d7c9SKumar Gala
dtsec_set_interface_mode(struct fsl_enet_mac * mac,phy_interface_t type,int speed)109c916d7c9SKumar Gala static void dtsec_set_interface_mode(struct fsl_enet_mac *mac,
110c916d7c9SKumar Gala phy_interface_t type, int speed)
111c916d7c9SKumar Gala {
112c916d7c9SKumar Gala struct dtsec *regs = mac->base;
113c916d7c9SKumar Gala u32 ecntrl, maccfg2;
114c916d7c9SKumar Gala
115c916d7c9SKumar Gala /* clear all bits relative with interface mode */
116c916d7c9SKumar Gala ecntrl = in_be32(®s->ecntrl);
117c916d7c9SKumar Gala ecntrl &= ~(ECNTRL_TBIM | ECNTRL_GMIIM | ECNTRL_RPM |
118c916d7c9SKumar Gala ECNTRL_R100M | ECNTRL_SGMIIM);
119c916d7c9SKumar Gala
120c916d7c9SKumar Gala maccfg2 = in_be32(®s->maccfg2);
121c916d7c9SKumar Gala maccfg2 &= ~MACCFG2_IF_MODE_MASK;
122c916d7c9SKumar Gala
123c916d7c9SKumar Gala if (speed == SPEED_1000)
124c916d7c9SKumar Gala maccfg2 |= MACCFG2_IF_MODE_BYTE;
125c916d7c9SKumar Gala else
126c916d7c9SKumar Gala maccfg2 |= MACCFG2_IF_MODE_NIBBLE;
127c916d7c9SKumar Gala
128c916d7c9SKumar Gala /* set interface mode */
129c916d7c9SKumar Gala switch (type) {
130c916d7c9SKumar Gala case PHY_INTERFACE_MODE_GMII:
131c916d7c9SKumar Gala ecntrl |= ECNTRL_GMIIM;
132c916d7c9SKumar Gala break;
133c916d7c9SKumar Gala case PHY_INTERFACE_MODE_RGMII:
134c916d7c9SKumar Gala ecntrl |= (ECNTRL_GMIIM | ECNTRL_RPM);
135c916d7c9SKumar Gala if (speed == SPEED_100)
136c916d7c9SKumar Gala ecntrl |= ECNTRL_R100M;
137c916d7c9SKumar Gala break;
138c916d7c9SKumar Gala case PHY_INTERFACE_MODE_RMII:
139c916d7c9SKumar Gala if (speed == SPEED_100)
140c916d7c9SKumar Gala ecntrl |= ECNTRL_R100M;
141c916d7c9SKumar Gala break;
142c916d7c9SKumar Gala case PHY_INTERFACE_MODE_SGMII:
143c916d7c9SKumar Gala ecntrl |= (ECNTRL_SGMIIM | ECNTRL_TBIM);
144c916d7c9SKumar Gala if (speed == SPEED_100)
145c916d7c9SKumar Gala ecntrl |= ECNTRL_R100M;
146c916d7c9SKumar Gala break;
147c916d7c9SKumar Gala default:
148c916d7c9SKumar Gala break;
149c916d7c9SKumar Gala }
150c916d7c9SKumar Gala
151c916d7c9SKumar Gala out_be32(®s->ecntrl, ecntrl);
152c916d7c9SKumar Gala out_be32(®s->maccfg2, maccfg2);
153c916d7c9SKumar Gala }
154c916d7c9SKumar Gala
init_dtsec(struct fsl_enet_mac * mac,void * base,void * phyregs,int max_rx_len)155c916d7c9SKumar Gala void init_dtsec(struct fsl_enet_mac *mac, void *base,
156c916d7c9SKumar Gala void *phyregs, int max_rx_len)
157c916d7c9SKumar Gala {
158c916d7c9SKumar Gala mac->base = base;
15930381716STimur Tabi mac->phyregs = phyregs;
160c916d7c9SKumar Gala mac->max_rx_len = max_rx_len;
161c916d7c9SKumar Gala mac->init_mac = dtsec_init_mac;
162c916d7c9SKumar Gala mac->enable_mac = dtsec_enable_mac;
163c916d7c9SKumar Gala mac->disable_mac = dtsec_disable_mac;
164c916d7c9SKumar Gala mac->set_mac_addr = dtsec_set_mac_addr;
165c916d7c9SKumar Gala mac->set_if_mode = dtsec_set_interface_mode;
166c916d7c9SKumar Gala }
167