183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
25b1b1883SVipin KUMAR /*
35b1b1883SVipin KUMAR * (C) Copyright 2010
45b1b1883SVipin KUMAR * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
55b1b1883SVipin KUMAR */
65b1b1883SVipin KUMAR
75b1b1883SVipin KUMAR /*
864dcd25fSSimon Glass * Designware ethernet IP driver for U-Boot
95b1b1883SVipin KUMAR */
105b1b1883SVipin KUMAR
115b1b1883SVipin KUMAR #include <common.h>
12ba1f9667SPatrice Chotard #include <clk.h>
1375577ba4SSimon Glass #include <dm.h>
1464dcd25fSSimon Glass #include <errno.h>
155b1b1883SVipin KUMAR #include <miiphy.h>
165b1b1883SVipin KUMAR #include <malloc.h>
178b7ee66cSBin Meng #include <pci.h>
18495c70f9SLey Foon Tan #include <reset.h>
19ef76025aSStefan Roese #include <linux/compiler.h>
205b1b1883SVipin KUMAR #include <linux/err.h>
217a9ca9dbSFlorian Fainelli #include <linux/kernel.h>
225b1b1883SVipin KUMAR #include <asm/io.h>
236ec922faSJacob Chen #include <power/regulator.h>
245b1b1883SVipin KUMAR #include "designware.h"
255b1b1883SVipin KUMAR
dw_mdio_read(struct mii_dev * bus,int addr,int devad,int reg)2692a190aaSAlexey Brodkin static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
2792a190aaSAlexey Brodkin {
2890b7fc92SSjoerd Simons #ifdef CONFIG_DM_ETH
2990b7fc92SSjoerd Simons struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
3090b7fc92SSjoerd Simons struct eth_mac_regs *mac_p = priv->mac_regs_p;
3190b7fc92SSjoerd Simons #else
3292a190aaSAlexey Brodkin struct eth_mac_regs *mac_p = bus->priv;
3390b7fc92SSjoerd Simons #endif
3492a190aaSAlexey Brodkin ulong start;
3592a190aaSAlexey Brodkin u16 miiaddr;
3692a190aaSAlexey Brodkin int timeout = CONFIG_MDIO_TIMEOUT;
3792a190aaSAlexey Brodkin
3892a190aaSAlexey Brodkin miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
3992a190aaSAlexey Brodkin ((reg << MIIREGSHIFT) & MII_REGMSK);
4092a190aaSAlexey Brodkin
4192a190aaSAlexey Brodkin writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
4292a190aaSAlexey Brodkin
4392a190aaSAlexey Brodkin start = get_timer(0);
4492a190aaSAlexey Brodkin while (get_timer(start) < timeout) {
4592a190aaSAlexey Brodkin if (!(readl(&mac_p->miiaddr) & MII_BUSY))
4692a190aaSAlexey Brodkin return readl(&mac_p->miidata);
4792a190aaSAlexey Brodkin udelay(10);
4892a190aaSAlexey Brodkin };
4992a190aaSAlexey Brodkin
5064dcd25fSSimon Glass return -ETIMEDOUT;
5192a190aaSAlexey Brodkin }
5292a190aaSAlexey Brodkin
dw_mdio_write(struct mii_dev * bus,int addr,int devad,int reg,u16 val)5392a190aaSAlexey Brodkin static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
5492a190aaSAlexey Brodkin u16 val)
5592a190aaSAlexey Brodkin {
5690b7fc92SSjoerd Simons #ifdef CONFIG_DM_ETH
5790b7fc92SSjoerd Simons struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
5890b7fc92SSjoerd Simons struct eth_mac_regs *mac_p = priv->mac_regs_p;
5990b7fc92SSjoerd Simons #else
6092a190aaSAlexey Brodkin struct eth_mac_regs *mac_p = bus->priv;
6190b7fc92SSjoerd Simons #endif
6292a190aaSAlexey Brodkin ulong start;
6392a190aaSAlexey Brodkin u16 miiaddr;
6464dcd25fSSimon Glass int ret = -ETIMEDOUT, timeout = CONFIG_MDIO_TIMEOUT;
6592a190aaSAlexey Brodkin
6692a190aaSAlexey Brodkin writel(val, &mac_p->miidata);
6792a190aaSAlexey Brodkin miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
6892a190aaSAlexey Brodkin ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
6992a190aaSAlexey Brodkin
7092a190aaSAlexey Brodkin writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
7192a190aaSAlexey Brodkin
7292a190aaSAlexey Brodkin start = get_timer(0);
7392a190aaSAlexey Brodkin while (get_timer(start) < timeout) {
7492a190aaSAlexey Brodkin if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
7592a190aaSAlexey Brodkin ret = 0;
7692a190aaSAlexey Brodkin break;
7792a190aaSAlexey Brodkin }
7892a190aaSAlexey Brodkin udelay(10);
7992a190aaSAlexey Brodkin };
8092a190aaSAlexey Brodkin
8192a190aaSAlexey Brodkin return ret;
8292a190aaSAlexey Brodkin }
8392a190aaSAlexey Brodkin
8466d027e2SAlexey Brodkin #if defined(CONFIG_DM_ETH) && defined(CONFIG_DM_GPIO)
dw_mdio_reset(struct mii_dev * bus)8590b7fc92SSjoerd Simons static int dw_mdio_reset(struct mii_dev *bus)
8690b7fc92SSjoerd Simons {
8790b7fc92SSjoerd Simons struct udevice *dev = bus->priv;
8890b7fc92SSjoerd Simons struct dw_eth_dev *priv = dev_get_priv(dev);
8990b7fc92SSjoerd Simons struct dw_eth_pdata *pdata = dev_get_platdata(dev);
9090b7fc92SSjoerd Simons int ret;
9190b7fc92SSjoerd Simons
9290b7fc92SSjoerd Simons if (!dm_gpio_is_valid(&priv->reset_gpio))
9390b7fc92SSjoerd Simons return 0;
9490b7fc92SSjoerd Simons
9590b7fc92SSjoerd Simons /* reset the phy */
9690b7fc92SSjoerd Simons ret = dm_gpio_set_value(&priv->reset_gpio, 0);
9790b7fc92SSjoerd Simons if (ret)
9890b7fc92SSjoerd Simons return ret;
9990b7fc92SSjoerd Simons
10090b7fc92SSjoerd Simons udelay(pdata->reset_delays[0]);
10190b7fc92SSjoerd Simons
10290b7fc92SSjoerd Simons ret = dm_gpio_set_value(&priv->reset_gpio, 1);
10390b7fc92SSjoerd Simons if (ret)
10490b7fc92SSjoerd Simons return ret;
10590b7fc92SSjoerd Simons
10690b7fc92SSjoerd Simons udelay(pdata->reset_delays[1]);
10790b7fc92SSjoerd Simons
10890b7fc92SSjoerd Simons ret = dm_gpio_set_value(&priv->reset_gpio, 0);
10990b7fc92SSjoerd Simons if (ret)
11090b7fc92SSjoerd Simons return ret;
11190b7fc92SSjoerd Simons
11290b7fc92SSjoerd Simons udelay(pdata->reset_delays[2]);
11390b7fc92SSjoerd Simons
11490b7fc92SSjoerd Simons return 0;
11590b7fc92SSjoerd Simons }
11690b7fc92SSjoerd Simons #endif
11790b7fc92SSjoerd Simons
dw_mdio_init(const char * name,void * priv)11890b7fc92SSjoerd Simons static int dw_mdio_init(const char *name, void *priv)
11992a190aaSAlexey Brodkin {
12092a190aaSAlexey Brodkin struct mii_dev *bus = mdio_alloc();
12192a190aaSAlexey Brodkin
12292a190aaSAlexey Brodkin if (!bus) {
12392a190aaSAlexey Brodkin printf("Failed to allocate MDIO bus\n");
12464dcd25fSSimon Glass return -ENOMEM;
12592a190aaSAlexey Brodkin }
12692a190aaSAlexey Brodkin
12792a190aaSAlexey Brodkin bus->read = dw_mdio_read;
12892a190aaSAlexey Brodkin bus->write = dw_mdio_write;
129192bc694SBen Whitten snprintf(bus->name, sizeof(bus->name), "%s", name);
13066d027e2SAlexey Brodkin #if defined(CONFIG_DM_ETH) && defined(CONFIG_DM_GPIO)
13190b7fc92SSjoerd Simons bus->reset = dw_mdio_reset;
13290b7fc92SSjoerd Simons #endif
13392a190aaSAlexey Brodkin
13490b7fc92SSjoerd Simons bus->priv = priv;
13592a190aaSAlexey Brodkin
13692a190aaSAlexey Brodkin return mdio_register(bus);
13792a190aaSAlexey Brodkin }
13813edd170SVipin Kumar
tx_descs_init(struct dw_eth_dev * priv)13964dcd25fSSimon Glass static void tx_descs_init(struct dw_eth_dev *priv)
1405b1b1883SVipin KUMAR {
1415b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p;
1425b1b1883SVipin KUMAR struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
1435b1b1883SVipin KUMAR char *txbuffs = &priv->txbuffs[0];
1445b1b1883SVipin KUMAR struct dmamacdescr *desc_p;
1455b1b1883SVipin KUMAR u32 idx;
1465b1b1883SVipin KUMAR
1475b1b1883SVipin KUMAR for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
1485b1b1883SVipin KUMAR desc_p = &desc_table_p[idx];
1490e1a3e30SBeniamino Galvani desc_p->dmamac_addr = (ulong)&txbuffs[idx * CONFIG_ETH_BUFSIZE];
1500e1a3e30SBeniamino Galvani desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
1515b1b1883SVipin KUMAR
1525b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR)
1535b1b1883SVipin KUMAR desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
1542b261092SMarek Vasut DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS |
1552b261092SMarek Vasut DESC_TXSTS_TXCHECKINSCTRL |
1565b1b1883SVipin KUMAR DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
1575b1b1883SVipin KUMAR
1585b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
1595b1b1883SVipin KUMAR desc_p->dmamac_cntl = 0;
1605b1b1883SVipin KUMAR desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
1615b1b1883SVipin KUMAR #else
1625b1b1883SVipin KUMAR desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
1635b1b1883SVipin KUMAR desc_p->txrx_status = 0;
1645b1b1883SVipin KUMAR #endif
1655b1b1883SVipin KUMAR }
1665b1b1883SVipin KUMAR
1675b1b1883SVipin KUMAR /* Correcting the last pointer of the chain */
1680e1a3e30SBeniamino Galvani desc_p->dmamac_next = (ulong)&desc_table_p[0];
1695b1b1883SVipin KUMAR
17050b0df81SAlexey Brodkin /* Flush all Tx buffer descriptors at once */
1710e1a3e30SBeniamino Galvani flush_dcache_range((ulong)priv->tx_mac_descrtable,
1720e1a3e30SBeniamino Galvani (ulong)priv->tx_mac_descrtable +
17350b0df81SAlexey Brodkin sizeof(priv->tx_mac_descrtable));
17450b0df81SAlexey Brodkin
1755b1b1883SVipin KUMAR writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr);
17674cb708dSAlexey Brodkin priv->tx_currdescnum = 0;
1775b1b1883SVipin KUMAR }
1785b1b1883SVipin KUMAR
rx_descs_init(struct dw_eth_dev * priv)17964dcd25fSSimon Glass static void rx_descs_init(struct dw_eth_dev *priv)
1805b1b1883SVipin KUMAR {
1815b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p;
1825b1b1883SVipin KUMAR struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
1835b1b1883SVipin KUMAR char *rxbuffs = &priv->rxbuffs[0];
1845b1b1883SVipin KUMAR struct dmamacdescr *desc_p;
1855b1b1883SVipin KUMAR u32 idx;
1865b1b1883SVipin KUMAR
18750b0df81SAlexey Brodkin /* Before passing buffers to GMAC we need to make sure zeros
18850b0df81SAlexey Brodkin * written there right after "priv" structure allocation were
18950b0df81SAlexey Brodkin * flushed into RAM.
19050b0df81SAlexey Brodkin * Otherwise there's a chance to get some of them flushed in RAM when
19150b0df81SAlexey Brodkin * GMAC is already pushing data to RAM via DMA. This way incoming from
19250b0df81SAlexey Brodkin * GMAC data will be corrupted. */
1930e1a3e30SBeniamino Galvani flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE);
19450b0df81SAlexey Brodkin
1955b1b1883SVipin KUMAR for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
1965b1b1883SVipin KUMAR desc_p = &desc_table_p[idx];
1970e1a3e30SBeniamino Galvani desc_p->dmamac_addr = (ulong)&rxbuffs[idx * CONFIG_ETH_BUFSIZE];
1980e1a3e30SBeniamino Galvani desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
1995b1b1883SVipin KUMAR
2005b1b1883SVipin KUMAR desc_p->dmamac_cntl =
2012b261092SMarek Vasut (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) |
2025b1b1883SVipin KUMAR DESC_RXCTRL_RXCHAIN;
2035b1b1883SVipin KUMAR
2045b1b1883SVipin KUMAR desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
2055b1b1883SVipin KUMAR }
2065b1b1883SVipin KUMAR
2075b1b1883SVipin KUMAR /* Correcting the last pointer of the chain */
2080e1a3e30SBeniamino Galvani desc_p->dmamac_next = (ulong)&desc_table_p[0];
2095b1b1883SVipin KUMAR
21050b0df81SAlexey Brodkin /* Flush all Rx buffer descriptors at once */
2110e1a3e30SBeniamino Galvani flush_dcache_range((ulong)priv->rx_mac_descrtable,
2120e1a3e30SBeniamino Galvani (ulong)priv->rx_mac_descrtable +
21350b0df81SAlexey Brodkin sizeof(priv->rx_mac_descrtable));
21450b0df81SAlexey Brodkin
2155b1b1883SVipin KUMAR writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr);
21674cb708dSAlexey Brodkin priv->rx_currdescnum = 0;
2175b1b1883SVipin KUMAR }
2185b1b1883SVipin KUMAR
_dw_write_hwaddr(struct dw_eth_dev * priv,u8 * mac_id)21964dcd25fSSimon Glass static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
2205b1b1883SVipin KUMAR {
2215b1b1883SVipin KUMAR struct eth_mac_regs *mac_p = priv->mac_regs_p;
2225b1b1883SVipin KUMAR u32 macid_lo, macid_hi;
2235b1b1883SVipin KUMAR
22492a190aaSAlexey Brodkin macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
22592a190aaSAlexey Brodkin (mac_id[3] << 24);
2265b1b1883SVipin KUMAR macid_hi = mac_id[4] + (mac_id[5] << 8);
2275b1b1883SVipin KUMAR
2285b1b1883SVipin KUMAR writel(macid_hi, &mac_p->macaddr0hi);
2295b1b1883SVipin KUMAR writel(macid_lo, &mac_p->macaddr0lo);
2305b1b1883SVipin KUMAR
2315b1b1883SVipin KUMAR return 0;
2325b1b1883SVipin KUMAR }
2335b1b1883SVipin KUMAR
dw_adjust_link(struct dw_eth_dev * priv,struct eth_mac_regs * mac_p,struct phy_device * phydev)2340ea38db9SSimon Glass static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p,
23592a190aaSAlexey Brodkin struct phy_device *phydev)
23692a190aaSAlexey Brodkin {
23792a190aaSAlexey Brodkin u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
23892a190aaSAlexey Brodkin
23992a190aaSAlexey Brodkin if (!phydev->link) {
24092a190aaSAlexey Brodkin printf("%s: No link.\n", phydev->dev->name);
2410ea38db9SSimon Glass return 0;
24292a190aaSAlexey Brodkin }
24392a190aaSAlexey Brodkin
24492a190aaSAlexey Brodkin if (phydev->speed != 1000)
24592a190aaSAlexey Brodkin conf |= MII_PORTSELECT;
246b884c3feSAlexey Brodkin else
247b884c3feSAlexey Brodkin conf &= ~MII_PORTSELECT;
24892a190aaSAlexey Brodkin
24992a190aaSAlexey Brodkin if (phydev->speed == 100)
25092a190aaSAlexey Brodkin conf |= FES_100;
25192a190aaSAlexey Brodkin
25292a190aaSAlexey Brodkin if (phydev->duplex)
25392a190aaSAlexey Brodkin conf |= FULLDPLXMODE;
25492a190aaSAlexey Brodkin
25592a190aaSAlexey Brodkin writel(conf, &mac_p->conf);
25692a190aaSAlexey Brodkin
25792a190aaSAlexey Brodkin printf("Speed: %d, %s duplex%s\n", phydev->speed,
25892a190aaSAlexey Brodkin (phydev->duplex) ? "full" : "half",
25992a190aaSAlexey Brodkin (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
2600ea38db9SSimon Glass
2610ea38db9SSimon Glass return 0;
26292a190aaSAlexey Brodkin }
26392a190aaSAlexey Brodkin
_dw_eth_halt(struct dw_eth_dev * priv)26464dcd25fSSimon Glass static void _dw_eth_halt(struct dw_eth_dev *priv)
26592a190aaSAlexey Brodkin {
26692a190aaSAlexey Brodkin struct eth_mac_regs *mac_p = priv->mac_regs_p;
26792a190aaSAlexey Brodkin struct eth_dma_regs *dma_p = priv->dma_regs_p;
26892a190aaSAlexey Brodkin
26992a190aaSAlexey Brodkin writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
27092a190aaSAlexey Brodkin writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
27192a190aaSAlexey Brodkin
27292a190aaSAlexey Brodkin phy_shutdown(priv->phydev);
27392a190aaSAlexey Brodkin }
27492a190aaSAlexey Brodkin
designware_eth_init(struct dw_eth_dev * priv,u8 * enetaddr)275e72ced23SSimon Glass int designware_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
2765b1b1883SVipin KUMAR {
2775b1b1883SVipin KUMAR struct eth_mac_regs *mac_p = priv->mac_regs_p;
2785b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p;
27992a190aaSAlexey Brodkin unsigned int start;
28064dcd25fSSimon Glass int ret;
2815b1b1883SVipin KUMAR
28292a190aaSAlexey Brodkin writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
28313edd170SVipin Kumar
284c6122194SQuentin Schulz /*
285c6122194SQuentin Schulz * When a MII PHY is used, we must set the PS bit for the DMA
286c6122194SQuentin Schulz * reset to succeed.
287c6122194SQuentin Schulz */
288c6122194SQuentin Schulz if (priv->phydev->interface == PHY_INTERFACE_MODE_MII)
289c6122194SQuentin Schulz writel(readl(&mac_p->conf) | MII_PORTSELECT, &mac_p->conf);
290c6122194SQuentin Schulz else
291c6122194SQuentin Schulz writel(readl(&mac_p->conf) & ~MII_PORTSELECT, &mac_p->conf);
292c6122194SQuentin Schulz
29392a190aaSAlexey Brodkin start = get_timer(0);
29492a190aaSAlexey Brodkin while (readl(&dma_p->busmode) & DMAMAC_SRST) {
295875143f3SAlexey Brodkin if (get_timer(start) >= CONFIG_MACRESET_TIMEOUT) {
296875143f3SAlexey Brodkin printf("DMA reset timeout\n");
29764dcd25fSSimon Glass return -ETIMEDOUT;
298875143f3SAlexey Brodkin }
2995b1b1883SVipin KUMAR
30092a190aaSAlexey Brodkin mdelay(100);
30192a190aaSAlexey Brodkin };
30292a190aaSAlexey Brodkin
303f3edfd30SBin Meng /*
304f3edfd30SBin Meng * Soft reset above clears HW address registers.
305f3edfd30SBin Meng * So we have to set it here once again.
306f3edfd30SBin Meng */
307f3edfd30SBin Meng _dw_write_hwaddr(priv, enetaddr);
308f3edfd30SBin Meng
30964dcd25fSSimon Glass rx_descs_init(priv);
31064dcd25fSSimon Glass tx_descs_init(priv);
3115b1b1883SVipin KUMAR
31249692c5fSIan Campbell writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
3135b1b1883SVipin KUMAR
314d2279221SSonic Zhang #ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
31592a190aaSAlexey Brodkin writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
31692a190aaSAlexey Brodkin &dma_p->opmode);
317d2279221SSonic Zhang #else
318d2279221SSonic Zhang writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
319d2279221SSonic Zhang &dma_p->opmode);
320d2279221SSonic Zhang #endif
3215b1b1883SVipin KUMAR
32292a190aaSAlexey Brodkin writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
3235b1b1883SVipin KUMAR
3242ddaf13bSSonic Zhang #ifdef CONFIG_DW_AXI_BURST_LEN
3252ddaf13bSSonic Zhang writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
3262ddaf13bSSonic Zhang #endif
3272ddaf13bSSonic Zhang
32892a190aaSAlexey Brodkin /* Start up the PHY */
32964dcd25fSSimon Glass ret = phy_startup(priv->phydev);
33064dcd25fSSimon Glass if (ret) {
33192a190aaSAlexey Brodkin printf("Could not initialize PHY %s\n",
33292a190aaSAlexey Brodkin priv->phydev->dev->name);
33364dcd25fSSimon Glass return ret;
3349afc1af0SVipin Kumar }
3359afc1af0SVipin Kumar
3360ea38db9SSimon Glass ret = dw_adjust_link(priv, mac_p, priv->phydev);
3370ea38db9SSimon Glass if (ret)
3380ea38db9SSimon Glass return ret;
3395b1b1883SVipin KUMAR
340f63f28eeSSimon Glass return 0;
341f63f28eeSSimon Glass }
342f63f28eeSSimon Glass
designware_eth_enable(struct dw_eth_dev * priv)343e72ced23SSimon Glass int designware_eth_enable(struct dw_eth_dev *priv)
344f63f28eeSSimon Glass {
345f63f28eeSSimon Glass struct eth_mac_regs *mac_p = priv->mac_regs_p;
346f63f28eeSSimon Glass
34792a190aaSAlexey Brodkin if (!priv->phydev->link)
34864dcd25fSSimon Glass return -EIO;
3495b1b1883SVipin KUMAR
350aa51005cSArmando Visconti writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
3515b1b1883SVipin KUMAR
3525b1b1883SVipin KUMAR return 0;
3535b1b1883SVipin KUMAR }
3545b1b1883SVipin KUMAR
3557a9ca9dbSFlorian Fainelli #define ETH_ZLEN 60
3567a9ca9dbSFlorian Fainelli
_dw_eth_send(struct dw_eth_dev * priv,void * packet,int length)35764dcd25fSSimon Glass static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
3585b1b1883SVipin KUMAR {
3595b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p;
3605b1b1883SVipin KUMAR u32 desc_num = priv->tx_currdescnum;
3615b1b1883SVipin KUMAR struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
3620e1a3e30SBeniamino Galvani ulong desc_start = (ulong)desc_p;
3630e1a3e30SBeniamino Galvani ulong desc_end = desc_start +
36496cec17dSMarek Vasut roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
3650e1a3e30SBeniamino Galvani ulong data_start = desc_p->dmamac_addr;
3660e1a3e30SBeniamino Galvani ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
367964ea7c1SIan Campbell /*
368964ea7c1SIan Campbell * Strictly we only need to invalidate the "txrx_status" field
369964ea7c1SIan Campbell * for the following check, but on some platforms we cannot
37096cec17dSMarek Vasut * invalidate only 4 bytes, so we flush the entire descriptor,
37196cec17dSMarek Vasut * which is 16 bytes in total. This is safe because the
37296cec17dSMarek Vasut * individual descriptors in the array are each aligned to
37396cec17dSMarek Vasut * ARCH_DMA_MINALIGN and padded appropriately.
374964ea7c1SIan Campbell */
37596cec17dSMarek Vasut invalidate_dcache_range(desc_start, desc_end);
37650b0df81SAlexey Brodkin
3775b1b1883SVipin KUMAR /* Check if the descriptor is owned by CPU */
3785b1b1883SVipin KUMAR if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
3795b1b1883SVipin KUMAR printf("CPU not owner of tx frame\n");
38064dcd25fSSimon Glass return -EPERM;
3815b1b1883SVipin KUMAR }
3825b1b1883SVipin KUMAR
3830e1a3e30SBeniamino Galvani memcpy((void *)data_start, packet, length);
384*7efb75b1SSimon Goldschmidt if (length < ETH_ZLEN) {
385*7efb75b1SSimon Goldschmidt memset(&((char *)data_start)[length], 0, ETH_ZLEN - length);
386*7efb75b1SSimon Goldschmidt length = ETH_ZLEN;
387*7efb75b1SSimon Goldschmidt }
3885b1b1883SVipin KUMAR
38950b0df81SAlexey Brodkin /* Flush data to be sent */
39096cec17dSMarek Vasut flush_dcache_range(data_start, data_end);
39150b0df81SAlexey Brodkin
3925b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR)
3935b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
394ae8ac8d4SSimon Goldschmidt desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
395ae8ac8d4SSimon Goldschmidt ((length << DESC_TXCTRL_SIZE1SHFT) &
396ae8ac8d4SSimon Goldschmidt DESC_TXCTRL_SIZE1MASK);
3975b1b1883SVipin KUMAR
3985b1b1883SVipin KUMAR desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
3995b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
4005b1b1883SVipin KUMAR #else
401ae8ac8d4SSimon Goldschmidt desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
402ae8ac8d4SSimon Goldschmidt ((length << DESC_TXCTRL_SIZE1SHFT) &
4032b261092SMarek Vasut DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST |
4045b1b1883SVipin KUMAR DESC_TXCTRL_TXFIRST;
4055b1b1883SVipin KUMAR
4065b1b1883SVipin KUMAR desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
4075b1b1883SVipin KUMAR #endif
4085b1b1883SVipin KUMAR
40950b0df81SAlexey Brodkin /* Flush modified buffer descriptor */
41096cec17dSMarek Vasut flush_dcache_range(desc_start, desc_end);
41150b0df81SAlexey Brodkin
4125b1b1883SVipin KUMAR /* Test the wrap-around condition. */
4135b1b1883SVipin KUMAR if (++desc_num >= CONFIG_TX_DESCR_NUM)
4145b1b1883SVipin KUMAR desc_num = 0;
4155b1b1883SVipin KUMAR
4165b1b1883SVipin KUMAR priv->tx_currdescnum = desc_num;
4175b1b1883SVipin KUMAR
4185b1b1883SVipin KUMAR /* Start the transmission */
4195b1b1883SVipin KUMAR writel(POLL_DATA, &dma_p->txpolldemand);
4205b1b1883SVipin KUMAR
4215b1b1883SVipin KUMAR return 0;
4225b1b1883SVipin KUMAR }
4235b1b1883SVipin KUMAR
_dw_eth_recv(struct dw_eth_dev * priv,uchar ** packetp)42475577ba4SSimon Glass static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
4255b1b1883SVipin KUMAR {
42650b0df81SAlexey Brodkin u32 status, desc_num = priv->rx_currdescnum;
4275b1b1883SVipin KUMAR struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
42875577ba4SSimon Glass int length = -EAGAIN;
4290e1a3e30SBeniamino Galvani ulong desc_start = (ulong)desc_p;
4300e1a3e30SBeniamino Galvani ulong desc_end = desc_start +
43196cec17dSMarek Vasut roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
4320e1a3e30SBeniamino Galvani ulong data_start = desc_p->dmamac_addr;
4330e1a3e30SBeniamino Galvani ulong data_end;
4345b1b1883SVipin KUMAR
43550b0df81SAlexey Brodkin /* Invalidate entire buffer descriptor */
43696cec17dSMarek Vasut invalidate_dcache_range(desc_start, desc_end);
43750b0df81SAlexey Brodkin
43850b0df81SAlexey Brodkin status = desc_p->txrx_status;
43950b0df81SAlexey Brodkin
4405b1b1883SVipin KUMAR /* Check if the owner is the CPU */
4415b1b1883SVipin KUMAR if (!(status & DESC_RXSTS_OWNBYDMA)) {
4425b1b1883SVipin KUMAR
4432b261092SMarek Vasut length = (status & DESC_RXSTS_FRMLENMSK) >>
4445b1b1883SVipin KUMAR DESC_RXSTS_FRMLENSHFT;
4455b1b1883SVipin KUMAR
44650b0df81SAlexey Brodkin /* Invalidate received data */
44796cec17dSMarek Vasut data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
44896cec17dSMarek Vasut invalidate_dcache_range(data_start, data_end);
4490e1a3e30SBeniamino Galvani *packetp = (uchar *)(ulong)desc_p->dmamac_addr;
45075577ba4SSimon Glass }
45150b0df81SAlexey Brodkin
45275577ba4SSimon Glass return length;
45375577ba4SSimon Glass }
45475577ba4SSimon Glass
_dw_free_pkt(struct dw_eth_dev * priv)45575577ba4SSimon Glass static int _dw_free_pkt(struct dw_eth_dev *priv)
45675577ba4SSimon Glass {
45775577ba4SSimon Glass u32 desc_num = priv->rx_currdescnum;
45875577ba4SSimon Glass struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
4590e1a3e30SBeniamino Galvani ulong desc_start = (ulong)desc_p;
4600e1a3e30SBeniamino Galvani ulong desc_end = desc_start +
46175577ba4SSimon Glass roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
4625b1b1883SVipin KUMAR
4635b1b1883SVipin KUMAR /*
4645b1b1883SVipin KUMAR * Make the current descriptor valid again and go to
4655b1b1883SVipin KUMAR * the next one
4665b1b1883SVipin KUMAR */
4675b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
4685b1b1883SVipin KUMAR
46950b0df81SAlexey Brodkin /* Flush only status field - others weren't changed */
47096cec17dSMarek Vasut flush_dcache_range(desc_start, desc_end);
47150b0df81SAlexey Brodkin
4725b1b1883SVipin KUMAR /* Test the wrap-around condition. */
4735b1b1883SVipin KUMAR if (++desc_num >= CONFIG_RX_DESCR_NUM)
4745b1b1883SVipin KUMAR desc_num = 0;
4755b1b1883SVipin KUMAR priv->rx_currdescnum = desc_num;
4765b1b1883SVipin KUMAR
47775577ba4SSimon Glass return 0;
4785b1b1883SVipin KUMAR }
4795b1b1883SVipin KUMAR
dw_phy_init(struct dw_eth_dev * priv,void * dev)48064dcd25fSSimon Glass static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
4815b1b1883SVipin KUMAR {
48292a190aaSAlexey Brodkin struct phy_device *phydev;
4836968ec92SAlexey Brodkin int mask = 0xffffffff, ret;
4845b1b1883SVipin KUMAR
48592a190aaSAlexey Brodkin #ifdef CONFIG_PHY_ADDR
48692a190aaSAlexey Brodkin mask = 1 << CONFIG_PHY_ADDR;
4875b1b1883SVipin KUMAR #endif
4885b1b1883SVipin KUMAR
48992a190aaSAlexey Brodkin phydev = phy_find_by_mask(priv->bus, mask, priv->interface);
49092a190aaSAlexey Brodkin if (!phydev)
49164dcd25fSSimon Glass return -ENODEV;
4925b1b1883SVipin KUMAR
49315e82e53SIan Campbell phy_connect_dev(phydev, dev);
49415e82e53SIan Campbell
49592a190aaSAlexey Brodkin phydev->supported &= PHY_GBIT_FEATURES;
4966968ec92SAlexey Brodkin if (priv->max_speed) {
4976968ec92SAlexey Brodkin ret = phy_set_supported(phydev, priv->max_speed);
4986968ec92SAlexey Brodkin if (ret)
4996968ec92SAlexey Brodkin return ret;
5006968ec92SAlexey Brodkin }
50192a190aaSAlexey Brodkin phydev->advertising = phydev->supported;
50292a190aaSAlexey Brodkin
50392a190aaSAlexey Brodkin priv->phydev = phydev;
50492a190aaSAlexey Brodkin phy_config(phydev);
50592a190aaSAlexey Brodkin
50664dcd25fSSimon Glass return 0;
50764dcd25fSSimon Glass }
50864dcd25fSSimon Glass
50975577ba4SSimon Glass #ifndef CONFIG_DM_ETH
dw_eth_init(struct eth_device * dev,bd_t * bis)51064dcd25fSSimon Glass static int dw_eth_init(struct eth_device *dev, bd_t *bis)
51164dcd25fSSimon Glass {
512f63f28eeSSimon Glass int ret;
513f63f28eeSSimon Glass
514e72ced23SSimon Glass ret = designware_eth_init(dev->priv, dev->enetaddr);
515f63f28eeSSimon Glass if (!ret)
516f63f28eeSSimon Glass ret = designware_eth_enable(dev->priv);
517f63f28eeSSimon Glass
518f63f28eeSSimon Glass return ret;
51964dcd25fSSimon Glass }
52064dcd25fSSimon Glass
dw_eth_send(struct eth_device * dev,void * packet,int length)52164dcd25fSSimon Glass static int dw_eth_send(struct eth_device *dev, void *packet, int length)
52264dcd25fSSimon Glass {
52364dcd25fSSimon Glass return _dw_eth_send(dev->priv, packet, length);
52464dcd25fSSimon Glass }
52564dcd25fSSimon Glass
dw_eth_recv(struct eth_device * dev)52664dcd25fSSimon Glass static int dw_eth_recv(struct eth_device *dev)
52764dcd25fSSimon Glass {
52875577ba4SSimon Glass uchar *packet;
52975577ba4SSimon Glass int length;
53075577ba4SSimon Glass
53175577ba4SSimon Glass length = _dw_eth_recv(dev->priv, &packet);
53275577ba4SSimon Glass if (length == -EAGAIN)
53375577ba4SSimon Glass return 0;
53475577ba4SSimon Glass net_process_received_packet(packet, length);
53575577ba4SSimon Glass
53675577ba4SSimon Glass _dw_free_pkt(dev->priv);
53775577ba4SSimon Glass
53875577ba4SSimon Glass return 0;
53964dcd25fSSimon Glass }
54064dcd25fSSimon Glass
dw_eth_halt(struct eth_device * dev)54164dcd25fSSimon Glass static void dw_eth_halt(struct eth_device *dev)
54264dcd25fSSimon Glass {
54364dcd25fSSimon Glass return _dw_eth_halt(dev->priv);
54464dcd25fSSimon Glass }
54564dcd25fSSimon Glass
dw_write_hwaddr(struct eth_device * dev)54664dcd25fSSimon Glass static int dw_write_hwaddr(struct eth_device *dev)
54764dcd25fSSimon Glass {
54864dcd25fSSimon Glass return _dw_write_hwaddr(dev->priv, dev->enetaddr);
5495b1b1883SVipin KUMAR }
5505b1b1883SVipin KUMAR
designware_initialize(ulong base_addr,u32 interface)55192a190aaSAlexey Brodkin int designware_initialize(ulong base_addr, u32 interface)
5525b1b1883SVipin KUMAR {
5535b1b1883SVipin KUMAR struct eth_device *dev;
5545b1b1883SVipin KUMAR struct dw_eth_dev *priv;
5555b1b1883SVipin KUMAR
5565b1b1883SVipin KUMAR dev = (struct eth_device *) malloc(sizeof(struct eth_device));
5575b1b1883SVipin KUMAR if (!dev)
5585b1b1883SVipin KUMAR return -ENOMEM;
5595b1b1883SVipin KUMAR
5605b1b1883SVipin KUMAR /*
5615b1b1883SVipin KUMAR * Since the priv structure contains the descriptors which need a strict
5625b1b1883SVipin KUMAR * buswidth alignment, memalign is used to allocate memory
5635b1b1883SVipin KUMAR */
5641c848a25SIan Campbell priv = (struct dw_eth_dev *) memalign(ARCH_DMA_MINALIGN,
5651c848a25SIan Campbell sizeof(struct dw_eth_dev));
5665b1b1883SVipin KUMAR if (!priv) {
5675b1b1883SVipin KUMAR free(dev);
5685b1b1883SVipin KUMAR return -ENOMEM;
5695b1b1883SVipin KUMAR }
5705b1b1883SVipin KUMAR
5710e1a3e30SBeniamino Galvani if ((phys_addr_t)priv + sizeof(*priv) > (1ULL << 32)) {
5720e1a3e30SBeniamino Galvani printf("designware: buffers are outside DMA memory\n");
5730e1a3e30SBeniamino Galvani return -EINVAL;
5740e1a3e30SBeniamino Galvani }
5750e1a3e30SBeniamino Galvani
5765b1b1883SVipin KUMAR memset(dev, 0, sizeof(struct eth_device));
5775b1b1883SVipin KUMAR memset(priv, 0, sizeof(struct dw_eth_dev));
5785b1b1883SVipin KUMAR
57992a190aaSAlexey Brodkin sprintf(dev->name, "dwmac.%lx", base_addr);
5805b1b1883SVipin KUMAR dev->iobase = (int)base_addr;
5815b1b1883SVipin KUMAR dev->priv = priv;
5825b1b1883SVipin KUMAR
5835b1b1883SVipin KUMAR priv->dev = dev;
5845b1b1883SVipin KUMAR priv->mac_regs_p = (struct eth_mac_regs *)base_addr;
5855b1b1883SVipin KUMAR priv->dma_regs_p = (struct eth_dma_regs *)(base_addr +
5865b1b1883SVipin KUMAR DW_DMA_BASE_OFFSET);
5875b1b1883SVipin KUMAR
5885b1b1883SVipin KUMAR dev->init = dw_eth_init;
5895b1b1883SVipin KUMAR dev->send = dw_eth_send;
5905b1b1883SVipin KUMAR dev->recv = dw_eth_recv;
5915b1b1883SVipin KUMAR dev->halt = dw_eth_halt;
5925b1b1883SVipin KUMAR dev->write_hwaddr = dw_write_hwaddr;
5935b1b1883SVipin KUMAR
5945b1b1883SVipin KUMAR eth_register(dev);
5955b1b1883SVipin KUMAR
59692a190aaSAlexey Brodkin priv->interface = interface;
59792a190aaSAlexey Brodkin
59892a190aaSAlexey Brodkin dw_mdio_init(dev->name, priv->mac_regs_p);
59992a190aaSAlexey Brodkin priv->bus = miiphy_get_dev_by_name(dev->name);
60092a190aaSAlexey Brodkin
60164dcd25fSSimon Glass return dw_phy_init(priv, dev);
6025b1b1883SVipin KUMAR }
60375577ba4SSimon Glass #endif
60475577ba4SSimon Glass
60575577ba4SSimon Glass #ifdef CONFIG_DM_ETH
designware_eth_start(struct udevice * dev)60675577ba4SSimon Glass static int designware_eth_start(struct udevice *dev)
60775577ba4SSimon Glass {
60875577ba4SSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev);
609f63f28eeSSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev);
610f63f28eeSSimon Glass int ret;
61175577ba4SSimon Glass
612e72ced23SSimon Glass ret = designware_eth_init(priv, pdata->enetaddr);
613f63f28eeSSimon Glass if (ret)
614f63f28eeSSimon Glass return ret;
615f63f28eeSSimon Glass ret = designware_eth_enable(priv);
616f63f28eeSSimon Glass if (ret)
617f63f28eeSSimon Glass return ret;
618f63f28eeSSimon Glass
619f63f28eeSSimon Glass return 0;
62075577ba4SSimon Glass }
62175577ba4SSimon Glass
designware_eth_send(struct udevice * dev,void * packet,int length)622e72ced23SSimon Glass int designware_eth_send(struct udevice *dev, void *packet, int length)
62375577ba4SSimon Glass {
62475577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev);
62575577ba4SSimon Glass
62675577ba4SSimon Glass return _dw_eth_send(priv, packet, length);
62775577ba4SSimon Glass }
62875577ba4SSimon Glass
designware_eth_recv(struct udevice * dev,int flags,uchar ** packetp)629e72ced23SSimon Glass int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp)
63075577ba4SSimon Glass {
63175577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev);
63275577ba4SSimon Glass
63375577ba4SSimon Glass return _dw_eth_recv(priv, packetp);
63475577ba4SSimon Glass }
63575577ba4SSimon Glass
designware_eth_free_pkt(struct udevice * dev,uchar * packet,int length)636e72ced23SSimon Glass int designware_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
63775577ba4SSimon Glass {
63875577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev);
63975577ba4SSimon Glass
64075577ba4SSimon Glass return _dw_free_pkt(priv);
64175577ba4SSimon Glass }
64275577ba4SSimon Glass
designware_eth_stop(struct udevice * dev)643e72ced23SSimon Glass void designware_eth_stop(struct udevice *dev)
64475577ba4SSimon Glass {
64575577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev);
64675577ba4SSimon Glass
64775577ba4SSimon Glass return _dw_eth_halt(priv);
64875577ba4SSimon Glass }
64975577ba4SSimon Glass
designware_eth_write_hwaddr(struct udevice * dev)650e72ced23SSimon Glass int designware_eth_write_hwaddr(struct udevice *dev)
65175577ba4SSimon Glass {
65275577ba4SSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev);
65375577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev);
65475577ba4SSimon Glass
65575577ba4SSimon Glass return _dw_write_hwaddr(priv, pdata->enetaddr);
65675577ba4SSimon Glass }
65775577ba4SSimon Glass
designware_eth_bind(struct udevice * dev)6588b7ee66cSBin Meng static int designware_eth_bind(struct udevice *dev)
6598b7ee66cSBin Meng {
6608b7ee66cSBin Meng #ifdef CONFIG_DM_PCI
6618b7ee66cSBin Meng static int num_cards;
6628b7ee66cSBin Meng char name[20];
6638b7ee66cSBin Meng
6648b7ee66cSBin Meng /* Create a unique device name for PCI type devices */
6658b7ee66cSBin Meng if (device_is_on_pci_bus(dev)) {
6668b7ee66cSBin Meng sprintf(name, "eth_designware#%u", num_cards++);
6678b7ee66cSBin Meng device_set_name(dev, name);
6688b7ee66cSBin Meng }
6698b7ee66cSBin Meng #endif
6708b7ee66cSBin Meng
6718b7ee66cSBin Meng return 0;
6728b7ee66cSBin Meng }
6738b7ee66cSBin Meng
designware_eth_probe(struct udevice * dev)674b9e08d0eSSjoerd Simons int designware_eth_probe(struct udevice *dev)
67575577ba4SSimon Glass {
67675577ba4SSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev);
67775577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev);
678f0dc73c0SBin Meng u32 iobase = pdata->iobase;
6790e1a3e30SBeniamino Galvani ulong ioaddr;
68075577ba4SSimon Glass int ret;
681495c70f9SLey Foon Tan struct reset_ctl_bulk reset_bulk;
682ba1f9667SPatrice Chotard #ifdef CONFIG_CLK
683ba1f9667SPatrice Chotard int i, err, clock_nb;
684ba1f9667SPatrice Chotard
685ba1f9667SPatrice Chotard priv->clock_count = 0;
686ba1f9667SPatrice Chotard clock_nb = dev_count_phandle_with_args(dev, "clocks", "#clock-cells");
687ba1f9667SPatrice Chotard if (clock_nb > 0) {
688ba1f9667SPatrice Chotard priv->clocks = devm_kcalloc(dev, clock_nb, sizeof(struct clk),
689ba1f9667SPatrice Chotard GFP_KERNEL);
690ba1f9667SPatrice Chotard if (!priv->clocks)
691ba1f9667SPatrice Chotard return -ENOMEM;
692ba1f9667SPatrice Chotard
693ba1f9667SPatrice Chotard for (i = 0; i < clock_nb; i++) {
694ba1f9667SPatrice Chotard err = clk_get_by_index(dev, i, &priv->clocks[i]);
695ba1f9667SPatrice Chotard if (err < 0)
696ba1f9667SPatrice Chotard break;
697ba1f9667SPatrice Chotard
698ba1f9667SPatrice Chotard err = clk_enable(&priv->clocks[i]);
6991693a577SEugeniy Paltsev if (err && err != -ENOSYS && err != -ENOTSUPP) {
700ba1f9667SPatrice Chotard pr_err("failed to enable clock %d\n", i);
701ba1f9667SPatrice Chotard clk_free(&priv->clocks[i]);
702ba1f9667SPatrice Chotard goto clk_err;
703ba1f9667SPatrice Chotard }
704ba1f9667SPatrice Chotard priv->clock_count++;
705ba1f9667SPatrice Chotard }
706ba1f9667SPatrice Chotard } else if (clock_nb != -ENOENT) {
707ba1f9667SPatrice Chotard pr_err("failed to get clock phandle(%d)\n", clock_nb);
708ba1f9667SPatrice Chotard return clock_nb;
709ba1f9667SPatrice Chotard }
710ba1f9667SPatrice Chotard #endif
71175577ba4SSimon Glass
7126ec922faSJacob Chen #if defined(CONFIG_DM_REGULATOR)
7136ec922faSJacob Chen struct udevice *phy_supply;
7146ec922faSJacob Chen
7156ec922faSJacob Chen ret = device_get_supply_regulator(dev, "phy-supply",
7166ec922faSJacob Chen &phy_supply);
7176ec922faSJacob Chen if (ret) {
7186ec922faSJacob Chen debug("%s: No phy supply\n", dev->name);
7196ec922faSJacob Chen } else {
7206ec922faSJacob Chen ret = regulator_set_enable(phy_supply, true);
7216ec922faSJacob Chen if (ret) {
7226ec922faSJacob Chen puts("Error enabling phy supply\n");
7236ec922faSJacob Chen return ret;
7246ec922faSJacob Chen }
7256ec922faSJacob Chen }
7266ec922faSJacob Chen #endif
7276ec922faSJacob Chen
728495c70f9SLey Foon Tan ret = reset_get_bulk(dev, &reset_bulk);
729495c70f9SLey Foon Tan if (ret)
730495c70f9SLey Foon Tan dev_warn(dev, "Can't get reset: %d\n", ret);
731495c70f9SLey Foon Tan else
732495c70f9SLey Foon Tan reset_deassert_bulk(&reset_bulk);
733495c70f9SLey Foon Tan
7348b7ee66cSBin Meng #ifdef CONFIG_DM_PCI
7358b7ee66cSBin Meng /*
7368b7ee66cSBin Meng * If we are on PCI bus, either directly attached to a PCI root port,
7378b7ee66cSBin Meng * or via a PCI bridge, fill in platdata before we probe the hardware.
7388b7ee66cSBin Meng */
7398b7ee66cSBin Meng if (device_is_on_pci_bus(dev)) {
7408b7ee66cSBin Meng dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &iobase);
7418b7ee66cSBin Meng iobase &= PCI_BASE_ADDRESS_MEM_MASK;
7426758a6ccSBin Meng iobase = dm_pci_mem_to_phys(dev, iobase);
7438b7ee66cSBin Meng
7448b7ee66cSBin Meng pdata->iobase = iobase;
7458b7ee66cSBin Meng pdata->phy_interface = PHY_INTERFACE_MODE_RMII;
7468b7ee66cSBin Meng }
7478b7ee66cSBin Meng #endif
7488b7ee66cSBin Meng
749f0dc73c0SBin Meng debug("%s, iobase=%x, priv=%p\n", __func__, iobase, priv);
7500e1a3e30SBeniamino Galvani ioaddr = iobase;
7510e1a3e30SBeniamino Galvani priv->mac_regs_p = (struct eth_mac_regs *)ioaddr;
7520e1a3e30SBeniamino Galvani priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET);
75375577ba4SSimon Glass priv->interface = pdata->phy_interface;
7546968ec92SAlexey Brodkin priv->max_speed = pdata->max_speed;
75575577ba4SSimon Glass
75690b7fc92SSjoerd Simons dw_mdio_init(dev->name, dev);
75775577ba4SSimon Glass priv->bus = miiphy_get_dev_by_name(dev->name);
75875577ba4SSimon Glass
75975577ba4SSimon Glass ret = dw_phy_init(priv, dev);
76075577ba4SSimon Glass debug("%s, ret=%d\n", __func__, ret);
76175577ba4SSimon Glass
76275577ba4SSimon Glass return ret;
763ba1f9667SPatrice Chotard
764ba1f9667SPatrice Chotard #ifdef CONFIG_CLK
765ba1f9667SPatrice Chotard clk_err:
766ba1f9667SPatrice Chotard ret = clk_release_all(priv->clocks, priv->clock_count);
767ba1f9667SPatrice Chotard if (ret)
768ba1f9667SPatrice Chotard pr_err("failed to disable all clocks\n");
769ba1f9667SPatrice Chotard
770ba1f9667SPatrice Chotard return err;
771ba1f9667SPatrice Chotard #endif
77275577ba4SSimon Glass }
77375577ba4SSimon Glass
designware_eth_remove(struct udevice * dev)7745d2459fdSBin Meng static int designware_eth_remove(struct udevice *dev)
7755d2459fdSBin Meng {
7765d2459fdSBin Meng struct dw_eth_dev *priv = dev_get_priv(dev);
7775d2459fdSBin Meng
7785d2459fdSBin Meng free(priv->phydev);
7795d2459fdSBin Meng mdio_unregister(priv->bus);
7805d2459fdSBin Meng mdio_free(priv->bus);
7815d2459fdSBin Meng
782ba1f9667SPatrice Chotard #ifdef CONFIG_CLK
783ba1f9667SPatrice Chotard return clk_release_all(priv->clocks, priv->clock_count);
784ba1f9667SPatrice Chotard #else
7855d2459fdSBin Meng return 0;
786ba1f9667SPatrice Chotard #endif
7875d2459fdSBin Meng }
7885d2459fdSBin Meng
789b9e08d0eSSjoerd Simons const struct eth_ops designware_eth_ops = {
79075577ba4SSimon Glass .start = designware_eth_start,
79175577ba4SSimon Glass .send = designware_eth_send,
79275577ba4SSimon Glass .recv = designware_eth_recv,
79375577ba4SSimon Glass .free_pkt = designware_eth_free_pkt,
79475577ba4SSimon Glass .stop = designware_eth_stop,
79575577ba4SSimon Glass .write_hwaddr = designware_eth_write_hwaddr,
79675577ba4SSimon Glass };
79775577ba4SSimon Glass
designware_eth_ofdata_to_platdata(struct udevice * dev)798b9e08d0eSSjoerd Simons int designware_eth_ofdata_to_platdata(struct udevice *dev)
79975577ba4SSimon Glass {
80090b7fc92SSjoerd Simons struct dw_eth_pdata *dw_pdata = dev_get_platdata(dev);
80166d027e2SAlexey Brodkin #ifdef CONFIG_DM_GPIO
80290b7fc92SSjoerd Simons struct dw_eth_dev *priv = dev_get_priv(dev);
80366d027e2SAlexey Brodkin #endif
80490b7fc92SSjoerd Simons struct eth_pdata *pdata = &dw_pdata->eth_pdata;
80575577ba4SSimon Glass const char *phy_mode;
80666d027e2SAlexey Brodkin #ifdef CONFIG_DM_GPIO
80790b7fc92SSjoerd Simons int reset_flags = GPIOD_IS_OUT;
80866d027e2SAlexey Brodkin #endif
80990b7fc92SSjoerd Simons int ret = 0;
81075577ba4SSimon Glass
81115050f1cSPhilipp Tomsich pdata->iobase = dev_read_addr(dev);
81275577ba4SSimon Glass pdata->phy_interface = -1;
81315050f1cSPhilipp Tomsich phy_mode = dev_read_string(dev, "phy-mode");
81475577ba4SSimon Glass if (phy_mode)
81575577ba4SSimon Glass pdata->phy_interface = phy_get_interface_by_name(phy_mode);
81675577ba4SSimon Glass if (pdata->phy_interface == -1) {
81775577ba4SSimon Glass debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
81875577ba4SSimon Glass return -EINVAL;
81975577ba4SSimon Glass }
82075577ba4SSimon Glass
82115050f1cSPhilipp Tomsich pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
8226968ec92SAlexey Brodkin
82366d027e2SAlexey Brodkin #ifdef CONFIG_DM_GPIO
8247ad326a9SPhilipp Tomsich if (dev_read_bool(dev, "snps,reset-active-low"))
82590b7fc92SSjoerd Simons reset_flags |= GPIOD_ACTIVE_LOW;
82690b7fc92SSjoerd Simons
82790b7fc92SSjoerd Simons ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
82890b7fc92SSjoerd Simons &priv->reset_gpio, reset_flags);
82990b7fc92SSjoerd Simons if (ret == 0) {
8307ad326a9SPhilipp Tomsich ret = dev_read_u32_array(dev, "snps,reset-delays-us",
8317ad326a9SPhilipp Tomsich dw_pdata->reset_delays, 3);
83290b7fc92SSjoerd Simons } else if (ret == -ENOENT) {
83390b7fc92SSjoerd Simons ret = 0;
83490b7fc92SSjoerd Simons }
83566d027e2SAlexey Brodkin #endif
83690b7fc92SSjoerd Simons
83790b7fc92SSjoerd Simons return ret;
83875577ba4SSimon Glass }
83975577ba4SSimon Glass
84075577ba4SSimon Glass static const struct udevice_id designware_eth_ids[] = {
84175577ba4SSimon Glass { .compatible = "allwinner,sun7i-a20-gmac" },
842b9628595SMarek Vasut { .compatible = "altr,socfpga-stmmac" },
843cfe25561SBeniamino Galvani { .compatible = "amlogic,meson6-dwmac" },
844655217d9SHeiner Kallweit { .compatible = "amlogic,meson-gx-dwmac" },
845ec353ad1SNeil Armstrong { .compatible = "amlogic,meson-gxbb-dwmac" },
84671a38a8eSNeil Armstrong { .compatible = "amlogic,meson-axg-dwmac" },
847b20b70fcSMichael Kurz { .compatible = "st,stm32-dwmac" },
84875577ba4SSimon Glass { }
84975577ba4SSimon Glass };
85075577ba4SSimon Glass
8519f76f105SMarek Vasut U_BOOT_DRIVER(eth_designware) = {
85275577ba4SSimon Glass .name = "eth_designware",
85375577ba4SSimon Glass .id = UCLASS_ETH,
85475577ba4SSimon Glass .of_match = designware_eth_ids,
85575577ba4SSimon Glass .ofdata_to_platdata = designware_eth_ofdata_to_platdata,
8568b7ee66cSBin Meng .bind = designware_eth_bind,
85775577ba4SSimon Glass .probe = designware_eth_probe,
8585d2459fdSBin Meng .remove = designware_eth_remove,
85975577ba4SSimon Glass .ops = &designware_eth_ops,
86075577ba4SSimon Glass .priv_auto_alloc_size = sizeof(struct dw_eth_dev),
86190b7fc92SSjoerd Simons .platdata_auto_alloc_size = sizeof(struct dw_eth_pdata),
86275577ba4SSimon Glass .flags = DM_FLAG_ALLOC_PRIV_DMA,
86375577ba4SSimon Glass };
8648b7ee66cSBin Meng
8658b7ee66cSBin Meng static struct pci_device_id supported[] = {
8668b7ee66cSBin Meng { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) },
8678b7ee66cSBin Meng { }
8688b7ee66cSBin Meng };
8698b7ee66cSBin Meng
8708b7ee66cSBin Meng U_BOOT_PCI_DEVICE(eth_designware, supported);
87175577ba4SSimon Glass #endif
872