1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
22439e4bfSJean-Christophe PLAGNIOL-VILLARD
32439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h>
42439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h>
52439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h>
68ca0b3f9SBen Warren #include <netdev.h>
72439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <pci.h>
82439e4bfSJean-Christophe PLAGNIOL-VILLARD
92439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_SROM
102439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_SROM2
112439e4bfSJean-Christophe PLAGNIOL-VILLARD
122439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef UPDATE_SROM
132439e4bfSJean-Christophe PLAGNIOL-VILLARD
142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PCI Registers.
152439e4bfSJean-Christophe PLAGNIOL-VILLARD */
162439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCI_CFDA_PSM 0x43
172439e4bfSJean-Christophe PLAGNIOL-VILLARD
182439e4bfSJean-Christophe PLAGNIOL-VILLARD #define CFRV_RN 0x000000f0 /* Revision Number */
192439e4bfSJean-Christophe PLAGNIOL-VILLARD
202439e4bfSJean-Christophe PLAGNIOL-VILLARD #define WAKEUP 0x00 /* Power Saving Wakeup */
212439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SLEEP 0x80 /* Power Saving Sleep Mode */
222439e4bfSJean-Christophe PLAGNIOL-VILLARD
232439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DC2114x_BRK 0x0020 /* CFRV break between DC21142 & DC21143 */
242439e4bfSJean-Christophe PLAGNIOL-VILLARD
252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Ethernet chip registers.
262439e4bfSJean-Christophe PLAGNIOL-VILLARD */
272439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_BMR 0x000 /* Bus Mode Register */
282439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_TPD 0x008 /* Transmit Poll Demand Reg */
292439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_RRBA 0x018 /* RX Ring Base Address Reg */
302439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_TRBA 0x020 /* TX Ring Base Address Reg */
312439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_STS 0x028 /* Status Register */
322439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_OMR 0x030 /* Operation Mode Register */
332439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_SICR 0x068 /* SIA Connectivity Register */
342439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_APROM 0x048 /* Ethernet Address PROM */
352439e4bfSJean-Christophe PLAGNIOL-VILLARD
362439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Register bits.
372439e4bfSJean-Christophe PLAGNIOL-VILLARD */
382439e4bfSJean-Christophe PLAGNIOL-VILLARD #define BMR_SWR 0x00000001 /* Software Reset */
392439e4bfSJean-Christophe PLAGNIOL-VILLARD #define STS_TS 0x00700000 /* Transmit Process State */
402439e4bfSJean-Christophe PLAGNIOL-VILLARD #define STS_RS 0x000e0000 /* Receive Process State */
412439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OMR_ST 0x00002000 /* Start/Stop Transmission Command */
422439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OMR_SR 0x00000002 /* Start/Stop Receive */
432439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OMR_PS 0x00040000 /* Port Select */
442439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OMR_SDP 0x02000000 /* SD Polarity - MUST BE ASSERTED */
452439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OMR_PM 0x00000080 /* Pass All Multicast */
462439e4bfSJean-Christophe PLAGNIOL-VILLARD
472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Descriptor bits.
482439e4bfSJean-Christophe PLAGNIOL-VILLARD */
492439e4bfSJean-Christophe PLAGNIOL-VILLARD #define R_OWN 0x80000000 /* Own Bit */
502439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RD_RER 0x02000000 /* Receive End Of Ring */
512439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RD_LS 0x00000100 /* Last Descriptor */
522439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RD_ES 0x00008000 /* Error Summary */
532439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TD_TER 0x02000000 /* Transmit End Of Ring */
542439e4bfSJean-Christophe PLAGNIOL-VILLARD #define T_OWN 0x80000000 /* Own Bit */
552439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TD_LS 0x40000000 /* Last Segment */
562439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TD_FS 0x20000000 /* First Segment */
572439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TD_ES 0x00008000 /* Error Summary */
582439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TD_SET 0x08000000 /* Setup Packet */
592439e4bfSJean-Christophe PLAGNIOL-VILLARD
602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The EEPROM commands include the alway-set leading bit. */
612439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_WRITE_CMD 5
622439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_READ_CMD 6
632439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_ERASE_CMD 7
642439e4bfSJean-Christophe PLAGNIOL-VILLARD
652439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_HWADD 0x0014 /* Hardware Address offset in SROM */
662439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_RD 0x00004000 /* Read from Boot ROM */
672439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_DATA_WRITE 0x04 /* EEPROM chip data in. */
682439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_WRITE_0 0x4801
692439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_WRITE_1 0x4805
702439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_DATA_READ 0x08 /* EEPROM chip data out. */
712439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_SR 0x00000800 /* Select Serial ROM when set */
722439e4bfSJean-Christophe PLAGNIOL-VILLARD
732439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DT_IN 0x00000004 /* Serial Data In */
742439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DT_CLK 0x00000002 /* Serial ROM Clock */
752439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DT_CS 0x00000001 /* Serial ROM Chip Select */
762439e4bfSJean-Christophe PLAGNIOL-VILLARD
772439e4bfSJean-Christophe PLAGNIOL-VILLARD #define POLL_DEMAND 1
782439e4bfSJean-Christophe PLAGNIOL-VILLARD
792439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_FIX_DAVICOM
802439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RESET_DM9102(dev) {\
812439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long i;\
822439e4bfSJean-Christophe PLAGNIOL-VILLARD i=INL(dev, 0x0);\
832439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000);\
842439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, i | BMR_SWR, DE4X5_BMR);\
852439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000);\
862439e4bfSJean-Christophe PLAGNIOL-VILLARD }
872439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
882439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RESET_DE4X5(dev) {\
892439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;\
902439e4bfSJean-Christophe PLAGNIOL-VILLARD i=INL(dev, DE4X5_BMR);\
912439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000);\
922439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, i | BMR_SWR, DE4X5_BMR);\
932439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000);\
942439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, i, DE4X5_BMR);\
952439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000);\
962439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i=0;i<5;i++) {INL(dev, DE4X5_BMR); udelay(10000);}\
972439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000);\
982439e4bfSJean-Christophe PLAGNIOL-VILLARD }
992439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1002439e4bfSJean-Christophe PLAGNIOL-VILLARD
1012439e4bfSJean-Christophe PLAGNIOL-VILLARD #define START_DE4X5(dev) {\
1022439e4bfSJean-Christophe PLAGNIOL-VILLARD s32 omr; \
1032439e4bfSJean-Christophe PLAGNIOL-VILLARD omr = INL(dev, DE4X5_OMR);\
1042439e4bfSJean-Christophe PLAGNIOL-VILLARD omr |= OMR_ST | OMR_SR;\
1052439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, omr, DE4X5_OMR); /* Enable the TX and/or RX */\
1062439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1072439e4bfSJean-Christophe PLAGNIOL-VILLARD
1082439e4bfSJean-Christophe PLAGNIOL-VILLARD #define STOP_DE4X5(dev) {\
1092439e4bfSJean-Christophe PLAGNIOL-VILLARD s32 omr; \
1102439e4bfSJean-Christophe PLAGNIOL-VILLARD omr = INL(dev, DE4X5_OMR);\
1112439e4bfSJean-Christophe PLAGNIOL-VILLARD omr &= ~(OMR_ST|OMR_SR);\
1122439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, omr, DE4X5_OMR); /* Disable the TX and/or RX */ \
1132439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1142439e4bfSJean-Christophe PLAGNIOL-VILLARD
1152439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_RX_DESC PKTBUFSRX
1162439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_TULIP_FIX_DAVICOM
1172439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_TX_DESC 1 /* Number of TX descriptors */
1182439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
1192439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_TX_DESC 4
1202439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1212439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUFF_SZ PKTSIZE_ALIGN
1222439e4bfSJean-Christophe PLAGNIOL-VILLARD
1232439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TOUT_LOOP 1000000
1242439e4bfSJean-Christophe PLAGNIOL-VILLARD
1252439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SETUP_FRAME_LEN 192
1262439e4bfSJean-Christophe PLAGNIOL-VILLARD
1272439e4bfSJean-Christophe PLAGNIOL-VILLARD struct de4x5_desc {
1282439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile s32 status;
1292439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 des1;
1302439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf;
1312439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 next;
1322439e4bfSJean-Christophe PLAGNIOL-VILLARD };
1332439e4bfSJean-Christophe PLAGNIOL-VILLARD
1342439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct de4x5_desc rx_ring[NUM_RX_DESC] __attribute__ ((aligned(32))); /* RX descriptor ring */
1352439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct de4x5_desc tx_ring[NUM_TX_DESC] __attribute__ ((aligned(32))); /* TX descriptor ring */
1362439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rx_new; /* RX descriptor ring pointer */
1372439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tx_new; /* TX descriptor ring pointer */
1382439e4bfSJean-Christophe PLAGNIOL-VILLARD
1392439e4bfSJean-Christophe PLAGNIOL-VILLARD static char rxRingSize;
1402439e4bfSJean-Christophe PLAGNIOL-VILLARD static char txRingSize;
1412439e4bfSJean-Christophe PLAGNIOL-VILLARD
1422439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(UPDATE_SROM) || !defined(CONFIG_TULIP_FIX_DAVICOM)
1432439e4bfSJean-Christophe PLAGNIOL-VILLARD static void sendto_srom(struct eth_device* dev, u_int command, u_long addr);
1442439e4bfSJean-Christophe PLAGNIOL-VILLARD static int getfrom_srom(struct eth_device* dev, u_long addr);
1452439e4bfSJean-Christophe PLAGNIOL-VILLARD static int do_eeprom_cmd(struct eth_device *dev, u_long ioaddr,int cmd,int cmd_len);
1462439e4bfSJean-Christophe PLAGNIOL-VILLARD static int do_read_eeprom(struct eth_device *dev,u_long ioaddr,int location,int addr_len);
1472439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* UPDATE_SROM || !CONFIG_TULIP_FIX_DAVICOM */
1482439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef UPDATE_SROM
1492439e4bfSJean-Christophe PLAGNIOL-VILLARD static int write_srom(struct eth_device *dev, u_long ioaddr, int index, int new_value);
1502439e4bfSJean-Christophe PLAGNIOL-VILLARD static void update_srom(struct eth_device *dev, bd_t *bis);
1512439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1522439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_TULIP_FIX_DAVICOM
1532439e4bfSJean-Christophe PLAGNIOL-VILLARD static int read_srom(struct eth_device *dev, u_long ioaddr, int index);
1542439e4bfSJean-Christophe PLAGNIOL-VILLARD static void read_hw_addr(struct eth_device* dev, bd_t * bis);
1552439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_TULIP_FIX_DAVICOM */
1562439e4bfSJean-Christophe PLAGNIOL-VILLARD static void send_setup_frame(struct eth_device* dev, bd_t * bis);
1572439e4bfSJean-Christophe PLAGNIOL-VILLARD
1582439e4bfSJean-Christophe PLAGNIOL-VILLARD static int dc21x4x_init(struct eth_device* dev, bd_t* bis);
1596636c701SJoe Hershberger static int dc21x4x_send(struct eth_device *dev, void *packet, int length);
1602439e4bfSJean-Christophe PLAGNIOL-VILLARD static int dc21x4x_recv(struct eth_device* dev);
1612439e4bfSJean-Christophe PLAGNIOL-VILLARD static void dc21x4x_halt(struct eth_device* dev);
1622439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_SELECT_MEDIA
1632439e4bfSJean-Christophe PLAGNIOL-VILLARD extern void dc21x4x_select_media(struct eth_device* dev);
1642439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1652439e4bfSJean-Christophe PLAGNIOL-VILLARD
1662439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_E500)
1672439e4bfSJean-Christophe PLAGNIOL-VILLARD #define phys_to_bus(a) (a)
1682439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
1692439e4bfSJean-Christophe PLAGNIOL-VILLARD #define phys_to_bus(a) pci_phys_to_mem((pci_dev_t)dev->priv, a)
1702439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1712439e4bfSJean-Christophe PLAGNIOL-VILLARD
INL(struct eth_device * dev,u_long addr)1722439e4bfSJean-Christophe PLAGNIOL-VILLARD static int INL(struct eth_device* dev, u_long addr)
1732439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1742439e4bfSJean-Christophe PLAGNIOL-VILLARD return le32_to_cpu(*(volatile u_long *)(addr + dev->iobase));
1752439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1762439e4bfSJean-Christophe PLAGNIOL-VILLARD
OUTL(struct eth_device * dev,int command,u_long addr)1772439e4bfSJean-Christophe PLAGNIOL-VILLARD static void OUTL(struct eth_device* dev, int command, u_long addr)
1782439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1792439e4bfSJean-Christophe PLAGNIOL-VILLARD *(volatile u_long *)(addr + dev->iobase) = cpu_to_le32(command);
1802439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1812439e4bfSJean-Christophe PLAGNIOL-VILLARD
1822439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct pci_device_id supported[] = {
1832439e4bfSJean-Christophe PLAGNIOL-VILLARD { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_TULIP_FAST },
1842439e4bfSJean-Christophe PLAGNIOL-VILLARD { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21142 },
1852439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_FIX_DAVICOM
1862439e4bfSJean-Christophe PLAGNIOL-VILLARD { PCI_VENDOR_ID_DAVICOM, PCI_DEVICE_ID_DAVICOM_DM9102A },
1872439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1882439e4bfSJean-Christophe PLAGNIOL-VILLARD { }
1892439e4bfSJean-Christophe PLAGNIOL-VILLARD };
1902439e4bfSJean-Christophe PLAGNIOL-VILLARD
dc21x4x_initialize(bd_t * bis)1912439e4bfSJean-Christophe PLAGNIOL-VILLARD int dc21x4x_initialize(bd_t *bis)
1922439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1932439e4bfSJean-Christophe PLAGNIOL-VILLARD int idx=0;
1942439e4bfSJean-Christophe PLAGNIOL-VILLARD int card_number = 0;
1952439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int cfrv;
1962439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char timer;
1972439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t devbusfn;
1982439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int iobase;
1992439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned short status;
2002439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device* dev;
2012439e4bfSJean-Christophe PLAGNIOL-VILLARD
2022439e4bfSJean-Christophe PLAGNIOL-VILLARD while(1) {
2032439e4bfSJean-Christophe PLAGNIOL-VILLARD devbusfn = pci_find_devices(supported, idx++);
2042439e4bfSJean-Christophe PLAGNIOL-VILLARD if (devbusfn == -1) {
2052439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
2062439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2072439e4bfSJean-Christophe PLAGNIOL-VILLARD
2082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Get the chip configuration revision register. */
2092439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devbusfn, PCI_REVISION_ID, &cfrv);
2102439e4bfSJean-Christophe PLAGNIOL-VILLARD
2112439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_TULIP_FIX_DAVICOM
2122439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((cfrv & CFRV_RN) < DC2114x_BRK ) {
2132439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Error: The chip is not DC21143.\n");
2142439e4bfSJean-Christophe PLAGNIOL-VILLARD continue;
2152439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2162439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
2172439e4bfSJean-Christophe PLAGNIOL-VILLARD
2182439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_word(devbusfn, PCI_COMMAND, &status);
2192439e4bfSJean-Christophe PLAGNIOL-VILLARD status |=
2202439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_USE_IO
2212439e4bfSJean-Christophe PLAGNIOL-VILLARD PCI_COMMAND_IO |
2222439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
2232439e4bfSJean-Christophe PLAGNIOL-VILLARD PCI_COMMAND_MEMORY |
2242439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
2252439e4bfSJean-Christophe PLAGNIOL-VILLARD PCI_COMMAND_MASTER;
2262439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_word(devbusfn, PCI_COMMAND, status);
2272439e4bfSJean-Christophe PLAGNIOL-VILLARD
2282439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_word(devbusfn, PCI_COMMAND, &status);
229df6a36fbSLinus Walleij #ifdef CONFIG_TULIP_USE_IO
2302439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(status & PCI_COMMAND_IO)) {
2312439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Error: Can not enable I/O access.\n");
2322439e4bfSJean-Christophe PLAGNIOL-VILLARD continue;
2332439e4bfSJean-Christophe PLAGNIOL-VILLARD }
234df6a36fbSLinus Walleij #else
235df6a36fbSLinus Walleij if (!(status & PCI_COMMAND_MEMORY)) {
236df6a36fbSLinus Walleij printf("Error: Can not enable MEMORY access.\n");
2372439e4bfSJean-Christophe PLAGNIOL-VILLARD continue;
2382439e4bfSJean-Christophe PLAGNIOL-VILLARD }
239df6a36fbSLinus Walleij #endif
2402439e4bfSJean-Christophe PLAGNIOL-VILLARD
2412439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(status & PCI_COMMAND_MASTER)) {
2422439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Error: Can not enable Bus Mastering.\n");
2432439e4bfSJean-Christophe PLAGNIOL-VILLARD continue;
2442439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2452439e4bfSJean-Christophe PLAGNIOL-VILLARD
2462439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check the latency timer for values >= 0x60. */
2472439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_byte(devbusfn, PCI_LATENCY_TIMER, &timer);
2482439e4bfSJean-Christophe PLAGNIOL-VILLARD
2492439e4bfSJean-Christophe PLAGNIOL-VILLARD if (timer < 0x60) {
2502439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x60);
2512439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2522439e4bfSJean-Christophe PLAGNIOL-VILLARD
2532439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_USE_IO
2542439e4bfSJean-Christophe PLAGNIOL-VILLARD /* read BAR for memory space access */
2552439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_0, &iobase);
2562439e4bfSJean-Christophe PLAGNIOL-VILLARD iobase &= PCI_BASE_ADDRESS_IO_MASK;
2572439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
2582439e4bfSJean-Christophe PLAGNIOL-VILLARD /* read BAR for memory space access */
2592439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &iobase);
2602439e4bfSJean-Christophe PLAGNIOL-VILLARD iobase &= PCI_BASE_ADDRESS_MEM_MASK;
2612439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
2622439e4bfSJean-Christophe PLAGNIOL-VILLARD debug ("dc21x4x: DEC 21142 PCI Device @0x%x\n", iobase);
2632439e4bfSJean-Christophe PLAGNIOL-VILLARD
2642439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device*) malloc(sizeof *dev);
2652439e4bfSJean-Christophe PLAGNIOL-VILLARD
266be44f758SNobuhiro Iwamatsu if (!dev) {
267be44f758SNobuhiro Iwamatsu printf("Can not allocalte memory of dc21x4x\n");
268be44f758SNobuhiro Iwamatsu break;
269be44f758SNobuhiro Iwamatsu }
270be44f758SNobuhiro Iwamatsu memset(dev, 0, sizeof(*dev));
271be44f758SNobuhiro Iwamatsu
2722439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_FIX_DAVICOM
2732439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf(dev->name, "Davicom#%d", card_number);
2742439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
2752439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf(dev->name, "dc21x4x#%d", card_number);
2762439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
2772439e4bfSJean-Christophe PLAGNIOL-VILLARD
2782439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_USE_IO
2792439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase = pci_io_to_phys(devbusfn, iobase);
2802439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
2812439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase = pci_mem_to_phys(devbusfn, iobase);
2822439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
2832439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = (void*) devbusfn;
2842439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = dc21x4x_init;
2852439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = dc21x4x_halt;
2862439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = dc21x4x_send;
2872439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = dc21x4x_recv;
2882439e4bfSJean-Christophe PLAGNIOL-VILLARD
2892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Ensure we're not sleeping. */
2902439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte(devbusfn, PCI_CFDA_PSM, WAKEUP);
2912439e4bfSJean-Christophe PLAGNIOL-VILLARD
2922439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10 * 1000);
2932439e4bfSJean-Christophe PLAGNIOL-VILLARD
2942439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_TULIP_FIX_DAVICOM
2952439e4bfSJean-Christophe PLAGNIOL-VILLARD read_hw_addr(dev, bis);
2962439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
2972439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(dev);
2982439e4bfSJean-Christophe PLAGNIOL-VILLARD
2992439e4bfSJean-Christophe PLAGNIOL-VILLARD card_number++;
3002439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3012439e4bfSJean-Christophe PLAGNIOL-VILLARD
3022439e4bfSJean-Christophe PLAGNIOL-VILLARD return card_number;
3032439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3042439e4bfSJean-Christophe PLAGNIOL-VILLARD
dc21x4x_init(struct eth_device * dev,bd_t * bis)3052439e4bfSJean-Christophe PLAGNIOL-VILLARD static int dc21x4x_init(struct eth_device* dev, bd_t* bis)
3062439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3072439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
3082439e4bfSJean-Christophe PLAGNIOL-VILLARD int devbusfn = (int) dev->priv;
3092439e4bfSJean-Christophe PLAGNIOL-VILLARD
3102439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Ensure we're not sleeping. */
3112439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte(devbusfn, PCI_CFDA_PSM, WAKEUP);
3122439e4bfSJean-Christophe PLAGNIOL-VILLARD
3132439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_FIX_DAVICOM
3142439e4bfSJean-Christophe PLAGNIOL-VILLARD RESET_DM9102(dev);
3152439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
3162439e4bfSJean-Christophe PLAGNIOL-VILLARD RESET_DE4X5(dev);
3172439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
3182439e4bfSJean-Christophe PLAGNIOL-VILLARD
3192439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((INL(dev, DE4X5_STS) & (STS_TS | STS_RS)) != 0) {
3202439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Error: Cannot reset ethernet controller.\n");
321422b1a01SBen Warren return -1;
3222439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3232439e4bfSJean-Christophe PLAGNIOL-VILLARD
3242439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_SELECT_MEDIA
3252439e4bfSJean-Christophe PLAGNIOL-VILLARD dc21x4x_select_media(dev);
3262439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
3272439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, OMR_SDP | OMR_PS | OMR_PM, DE4X5_OMR);
3282439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
3292439e4bfSJean-Christophe PLAGNIOL-VILLARD
3302439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NUM_RX_DESC; i++) {
3312439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_ring[i].status = cpu_to_le32(R_OWN);
3322439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_ring[i].des1 = cpu_to_le32(RX_BUFF_SZ);
3331fd92db8SJoe Hershberger rx_ring[i].buf = cpu_to_le32(
3341fd92db8SJoe Hershberger phys_to_bus((u32)net_rx_packets[i]));
3352439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_FIX_DAVICOM
3361fd92db8SJoe Hershberger rx_ring[i].next = cpu_to_le32(
3371fd92db8SJoe Hershberger phys_to_bus((u32)&rx_ring[(i + 1) % NUM_RX_DESC]));
3382439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
3392439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_ring[i].next = 0;
3402439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
3412439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3422439e4bfSJean-Christophe PLAGNIOL-VILLARD
3432439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i=0; i < NUM_TX_DESC; i++) {
3442439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[i].status = 0;
3452439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[i].des1 = 0;
3462439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[i].buf = 0;
3472439e4bfSJean-Christophe PLAGNIOL-VILLARD
3482439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_FIX_DAVICOM
3492439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[i].next = cpu_to_le32(phys_to_bus((u32) &tx_ring[(i+1) % NUM_TX_DESC]));
3502439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
3512439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[i].next = 0;
3522439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
3532439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3542439e4bfSJean-Christophe PLAGNIOL-VILLARD
3552439e4bfSJean-Christophe PLAGNIOL-VILLARD rxRingSize = NUM_RX_DESC;
3562439e4bfSJean-Christophe PLAGNIOL-VILLARD txRingSize = NUM_TX_DESC;
3572439e4bfSJean-Christophe PLAGNIOL-VILLARD
3582439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Write the end of list marker to the descriptor lists. */
3592439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_ring[rxRingSize - 1].des1 |= cpu_to_le32(RD_RER);
3602439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[txRingSize - 1].des1 |= cpu_to_le32(TD_TER);
3612439e4bfSJean-Christophe PLAGNIOL-VILLARD
3622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell the adapter where the TX/RX rings are located. */
3632439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, phys_to_bus((u32) &rx_ring), DE4X5_RRBA);
3642439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, phys_to_bus((u32) &tx_ring), DE4X5_TRBA);
3652439e4bfSJean-Christophe PLAGNIOL-VILLARD
3662439e4bfSJean-Christophe PLAGNIOL-VILLARD START_DE4X5(dev);
3672439e4bfSJean-Christophe PLAGNIOL-VILLARD
3682439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_new = 0;
3692439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_new = 0;
3702439e4bfSJean-Christophe PLAGNIOL-VILLARD
3712439e4bfSJean-Christophe PLAGNIOL-VILLARD send_setup_frame(dev, bis);
3722439e4bfSJean-Christophe PLAGNIOL-VILLARD
373422b1a01SBen Warren return 0;
3742439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3752439e4bfSJean-Christophe PLAGNIOL-VILLARD
dc21x4x_send(struct eth_device * dev,void * packet,int length)3766636c701SJoe Hershberger static int dc21x4x_send(struct eth_device *dev, void *packet, int length)
3772439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3782439e4bfSJean-Christophe PLAGNIOL-VILLARD int status = -1;
3792439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
3802439e4bfSJean-Christophe PLAGNIOL-VILLARD
3812439e4bfSJean-Christophe PLAGNIOL-VILLARD if (length <= 0) {
3822439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: bad packet size: %d\n", dev->name, length);
3832439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done;
3842439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3852439e4bfSJean-Christophe PLAGNIOL-VILLARD
3862439e4bfSJean-Christophe PLAGNIOL-VILLARD for(i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) {
3872439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) {
3882439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: tx error buffer not ready\n", dev->name);
3892439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done;
3902439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3912439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3922439e4bfSJean-Christophe PLAGNIOL-VILLARD
3932439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[tx_new].buf = cpu_to_le32(phys_to_bus((u32) packet));
3942439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[tx_new].des1 = cpu_to_le32(TD_TER | TD_LS | TD_FS | length);
3952439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[tx_new].status = cpu_to_le32(T_OWN);
3962439e4bfSJean-Christophe PLAGNIOL-VILLARD
3972439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, POLL_DEMAND, DE4X5_TPD);
3982439e4bfSJean-Christophe PLAGNIOL-VILLARD
3992439e4bfSJean-Christophe PLAGNIOL-VILLARD for(i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) {
4002439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) {
4012439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(".%s: tx buffer not ready\n", dev->name);
4022439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done;
4032439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4042439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4052439e4bfSJean-Christophe PLAGNIOL-VILLARD
4062439e4bfSJean-Christophe PLAGNIOL-VILLARD if (le32_to_cpu(tx_ring[tx_new].status) & TD_ES) {
4072439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0 /* test-only */
4082439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("TX error status = 0x%08X\n",
4092439e4bfSJean-Christophe PLAGNIOL-VILLARD le32_to_cpu(tx_ring[tx_new].status));
4102439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
4112439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[tx_new].status = 0x0;
4122439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done;
4132439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4142439e4bfSJean-Christophe PLAGNIOL-VILLARD
4152439e4bfSJean-Christophe PLAGNIOL-VILLARD status = length;
4162439e4bfSJean-Christophe PLAGNIOL-VILLARD
4172439e4bfSJean-Christophe PLAGNIOL-VILLARD Done:
4182439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_new = (tx_new+1) % NUM_TX_DESC;
4192439e4bfSJean-Christophe PLAGNIOL-VILLARD return status;
4202439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4212439e4bfSJean-Christophe PLAGNIOL-VILLARD
dc21x4x_recv(struct eth_device * dev)4222439e4bfSJean-Christophe PLAGNIOL-VILLARD static int dc21x4x_recv(struct eth_device* dev)
4232439e4bfSJean-Christophe PLAGNIOL-VILLARD {
4242439e4bfSJean-Christophe PLAGNIOL-VILLARD s32 status;
4252439e4bfSJean-Christophe PLAGNIOL-VILLARD int length = 0;
4262439e4bfSJean-Christophe PLAGNIOL-VILLARD
4272439e4bfSJean-Christophe PLAGNIOL-VILLARD for ( ; ; ) {
4282439e4bfSJean-Christophe PLAGNIOL-VILLARD status = (s32)le32_to_cpu(rx_ring[rx_new].status);
4292439e4bfSJean-Christophe PLAGNIOL-VILLARD
4302439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & R_OWN) {
4312439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
4322439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4332439e4bfSJean-Christophe PLAGNIOL-VILLARD
4342439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & RD_LS) {
4352439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Valid frame status.
4362439e4bfSJean-Christophe PLAGNIOL-VILLARD */
4372439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & RD_ES) {
4382439e4bfSJean-Christophe PLAGNIOL-VILLARD
4392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* There was an error.
4402439e4bfSJean-Christophe PLAGNIOL-VILLARD */
4412439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("RX error status = 0x%08X\n", status);
4422439e4bfSJean-Christophe PLAGNIOL-VILLARD } else {
4432439e4bfSJean-Christophe PLAGNIOL-VILLARD /* A valid frame received.
4442439e4bfSJean-Christophe PLAGNIOL-VILLARD */
4452439e4bfSJean-Christophe PLAGNIOL-VILLARD length = (le32_to_cpu(rx_ring[rx_new].status) >> 16);
4462439e4bfSJean-Christophe PLAGNIOL-VILLARD
4472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Pass the packet up to the protocol
4482439e4bfSJean-Christophe PLAGNIOL-VILLARD * layers.
4492439e4bfSJean-Christophe PLAGNIOL-VILLARD */
4501fd92db8SJoe Hershberger net_process_received_packet(
4511fd92db8SJoe Hershberger net_rx_packets[rx_new], length - 4);
4522439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4532439e4bfSJean-Christophe PLAGNIOL-VILLARD
4542439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Change buffer ownership for this frame, back
4552439e4bfSJean-Christophe PLAGNIOL-VILLARD * to the adapter.
4562439e4bfSJean-Christophe PLAGNIOL-VILLARD */
4572439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_ring[rx_new].status = cpu_to_le32(R_OWN);
4582439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4592439e4bfSJean-Christophe PLAGNIOL-VILLARD
4602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Update entry information.
4612439e4bfSJean-Christophe PLAGNIOL-VILLARD */
4622439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_new = (rx_new + 1) % rxRingSize;
4632439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4642439e4bfSJean-Christophe PLAGNIOL-VILLARD
4652439e4bfSJean-Christophe PLAGNIOL-VILLARD return length;
4662439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4672439e4bfSJean-Christophe PLAGNIOL-VILLARD
dc21x4x_halt(struct eth_device * dev)4682439e4bfSJean-Christophe PLAGNIOL-VILLARD static void dc21x4x_halt(struct eth_device* dev)
4692439e4bfSJean-Christophe PLAGNIOL-VILLARD {
4702439e4bfSJean-Christophe PLAGNIOL-VILLARD int devbusfn = (int) dev->priv;
4712439e4bfSJean-Christophe PLAGNIOL-VILLARD
4722439e4bfSJean-Christophe PLAGNIOL-VILLARD STOP_DE4X5(dev);
4732439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, 0, DE4X5_SICR);
4742439e4bfSJean-Christophe PLAGNIOL-VILLARD
4752439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte(devbusfn, PCI_CFDA_PSM, SLEEP);
4762439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4772439e4bfSJean-Christophe PLAGNIOL-VILLARD
send_setup_frame(struct eth_device * dev,bd_t * bis)4782439e4bfSJean-Christophe PLAGNIOL-VILLARD static void send_setup_frame(struct eth_device* dev, bd_t *bis)
4792439e4bfSJean-Christophe PLAGNIOL-VILLARD {
4802439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
4812439e4bfSJean-Christophe PLAGNIOL-VILLARD char setup_frame[SETUP_FRAME_LEN];
4822439e4bfSJean-Christophe PLAGNIOL-VILLARD char *pa = &setup_frame[0];
4832439e4bfSJean-Christophe PLAGNIOL-VILLARD
4842439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(pa, 0xff, SETUP_FRAME_LEN);
4852439e4bfSJean-Christophe PLAGNIOL-VILLARD
4862439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < ETH_ALEN; i++) {
4872439e4bfSJean-Christophe PLAGNIOL-VILLARD *(pa + (i & 1)) = dev->enetaddr[i];
4882439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i & 0x01) {
4892439e4bfSJean-Christophe PLAGNIOL-VILLARD pa += 4;
4902439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4912439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4922439e4bfSJean-Christophe PLAGNIOL-VILLARD
4932439e4bfSJean-Christophe PLAGNIOL-VILLARD for(i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) {
4942439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) {
4952439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: tx error buffer not ready\n", dev->name);
4962439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done;
4972439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4982439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4992439e4bfSJean-Christophe PLAGNIOL-VILLARD
5002439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[tx_new].buf = cpu_to_le32(phys_to_bus((u32) &setup_frame[0]));
5012439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[tx_new].des1 = cpu_to_le32(TD_TER | TD_SET| SETUP_FRAME_LEN);
5022439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[tx_new].status = cpu_to_le32(T_OWN);
5032439e4bfSJean-Christophe PLAGNIOL-VILLARD
5042439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, POLL_DEMAND, DE4X5_TPD);
5052439e4bfSJean-Christophe PLAGNIOL-VILLARD
5062439e4bfSJean-Christophe PLAGNIOL-VILLARD for(i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) {
5072439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) {
5082439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: tx buffer not ready\n", dev->name);
5092439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done;
5102439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5112439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5122439e4bfSJean-Christophe PLAGNIOL-VILLARD
5132439e4bfSJean-Christophe PLAGNIOL-VILLARD if (le32_to_cpu(tx_ring[tx_new].status) != 0x7FFFFFFF) {
5142439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("TX error status2 = 0x%08X\n", le32_to_cpu(tx_ring[tx_new].status));
5152439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5162439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_new = (tx_new+1) % NUM_TX_DESC;
5172439e4bfSJean-Christophe PLAGNIOL-VILLARD
5182439e4bfSJean-Christophe PLAGNIOL-VILLARD Done:
5192439e4bfSJean-Christophe PLAGNIOL-VILLARD return;
5202439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5212439e4bfSJean-Christophe PLAGNIOL-VILLARD
5222439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(UPDATE_SROM) || !defined(CONFIG_TULIP_FIX_DAVICOM)
5232439e4bfSJean-Christophe PLAGNIOL-VILLARD /* SROM Read and write routines.
5242439e4bfSJean-Christophe PLAGNIOL-VILLARD */
5252439e4bfSJean-Christophe PLAGNIOL-VILLARD static void
sendto_srom(struct eth_device * dev,u_int command,u_long addr)5262439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(struct eth_device* dev, u_int command, u_long addr)
5272439e4bfSJean-Christophe PLAGNIOL-VILLARD {
5282439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, command, addr);
5292439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1);
5302439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5312439e4bfSJean-Christophe PLAGNIOL-VILLARD
5322439e4bfSJean-Christophe PLAGNIOL-VILLARD static int
getfrom_srom(struct eth_device * dev,u_long addr)5332439e4bfSJean-Christophe PLAGNIOL-VILLARD getfrom_srom(struct eth_device* dev, u_long addr)
5342439e4bfSJean-Christophe PLAGNIOL-VILLARD {
5352439e4bfSJean-Christophe PLAGNIOL-VILLARD s32 tmp;
5362439e4bfSJean-Christophe PLAGNIOL-VILLARD
5372439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = INL(dev, addr);
5382439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1);
5392439e4bfSJean-Christophe PLAGNIOL-VILLARD
5402439e4bfSJean-Christophe PLAGNIOL-VILLARD return tmp;
5412439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5422439e4bfSJean-Christophe PLAGNIOL-VILLARD
5432439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Note: this routine returns extra data bits for size detection. */
do_read_eeprom(struct eth_device * dev,u_long ioaddr,int location,int addr_len)5442439e4bfSJean-Christophe PLAGNIOL-VILLARD static int do_read_eeprom(struct eth_device *dev, u_long ioaddr, int location, int addr_len)
5452439e4bfSJean-Christophe PLAGNIOL-VILLARD {
5462439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
5472439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned retval = 0;
5482439e4bfSJean-Christophe PLAGNIOL-VILLARD int read_cmd = location | (SROM_READ_CMD << addr_len);
5492439e4bfSJean-Christophe PLAGNIOL-VILLARD
5502439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR, ioaddr);
5512439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr);
5522439e4bfSJean-Christophe PLAGNIOL-VILLARD
5532439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM
5542439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" EEPROM read at %d ", location);
5552439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
5562439e4bfSJean-Christophe PLAGNIOL-VILLARD
5572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shift the read command bits out. */
5582439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 4 + addr_len; i >= 0; i--) {
5592439e4bfSJean-Christophe PLAGNIOL-VILLARD short dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0;
5602439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR | DT_CS | dataval, ioaddr);
5612439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10);
5622439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR | DT_CS | dataval | DT_CLK, ioaddr);
5632439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10);
5642439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM2
5652439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%X", getfrom_srom(dev, ioaddr) & 15);
5662439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
5672439e4bfSJean-Christophe PLAGNIOL-VILLARD retval = (retval << 1) | ((getfrom_srom(dev, ioaddr) & EE_DATA_READ) ? 1 : 0);
5682439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5692439e4bfSJean-Christophe PLAGNIOL-VILLARD
5702439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr);
5712439e4bfSJean-Christophe PLAGNIOL-VILLARD
5722439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM2
5732439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" :%X:", getfrom_srom(dev, ioaddr) & 15);
5742439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
5752439e4bfSJean-Christophe PLAGNIOL-VILLARD
5762439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 16; i > 0; i--) {
5772439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr);
5782439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10);
5792439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM2
5802439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%X", getfrom_srom(dev, ioaddr) & 15);
5812439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
5822439e4bfSJean-Christophe PLAGNIOL-VILLARD retval = (retval << 1) | ((getfrom_srom(dev, ioaddr) & EE_DATA_READ) ? 1 : 0);
5832439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr);
5842439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10);
5852439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5862439e4bfSJean-Christophe PLAGNIOL-VILLARD
5872439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Terminate the EEPROM access. */
5882439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR, ioaddr);
5892439e4bfSJean-Christophe PLAGNIOL-VILLARD
5902439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM2
5912439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" EEPROM value at %d is %5.5x.\n", location, retval);
5922439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
5932439e4bfSJean-Christophe PLAGNIOL-VILLARD
5942439e4bfSJean-Christophe PLAGNIOL-VILLARD return retval;
5952439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5962439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* UPDATE_SROM || !CONFIG_TULIP_FIX_DAVICOM */
5972439e4bfSJean-Christophe PLAGNIOL-VILLARD
5982439e4bfSJean-Christophe PLAGNIOL-VILLARD /* This executes a generic EEPROM command, typically a write or write
5992439e4bfSJean-Christophe PLAGNIOL-VILLARD * enable. It returns the data output from the EEPROM, and thus may
6002439e4bfSJean-Christophe PLAGNIOL-VILLARD * also be used for reads.
6012439e4bfSJean-Christophe PLAGNIOL-VILLARD */
6022439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(UPDATE_SROM) || !defined(CONFIG_TULIP_FIX_DAVICOM)
do_eeprom_cmd(struct eth_device * dev,u_long ioaddr,int cmd,int cmd_len)6032439e4bfSJean-Christophe PLAGNIOL-VILLARD static int do_eeprom_cmd(struct eth_device *dev, u_long ioaddr, int cmd, int cmd_len)
6042439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6052439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned retval = 0;
6062439e4bfSJean-Christophe PLAGNIOL-VILLARD
6072439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM
6082439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" EEPROM op 0x%x: ", cmd);
6092439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
6102439e4bfSJean-Christophe PLAGNIOL-VILLARD
6112439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev,SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr);
6122439e4bfSJean-Christophe PLAGNIOL-VILLARD
6132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shift the command bits out. */
6142439e4bfSJean-Christophe PLAGNIOL-VILLARD do {
6152439e4bfSJean-Christophe PLAGNIOL-VILLARD short dataval = (cmd & (1 << cmd_len)) ? EE_WRITE_1 : EE_WRITE_0;
6162439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev,dataval, ioaddr);
6172439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10);
6182439e4bfSJean-Christophe PLAGNIOL-VILLARD
6192439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM2
6202439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%X", getfrom_srom(dev,ioaddr) & 15);
6212439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
6222439e4bfSJean-Christophe PLAGNIOL-VILLARD
6232439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev,dataval | DT_CLK, ioaddr);
6242439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10);
6252439e4bfSJean-Christophe PLAGNIOL-VILLARD retval = (retval << 1) | ((getfrom_srom(dev,ioaddr) & EE_DATA_READ) ? 1 : 0);
6262439e4bfSJean-Christophe PLAGNIOL-VILLARD } while (--cmd_len >= 0);
6272439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev,SROM_RD | SROM_SR | DT_CS, ioaddr);
6282439e4bfSJean-Christophe PLAGNIOL-VILLARD
6292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Terminate the EEPROM access. */
6302439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev,SROM_RD | SROM_SR, ioaddr);
6312439e4bfSJean-Christophe PLAGNIOL-VILLARD
6322439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM
6332439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" EEPROM result is 0x%5.5x.\n", retval);
6342439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
6352439e4bfSJean-Christophe PLAGNIOL-VILLARD
6362439e4bfSJean-Christophe PLAGNIOL-VILLARD return retval;
6372439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6382439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* UPDATE_SROM || !CONFIG_TULIP_FIX_DAVICOM */
6392439e4bfSJean-Christophe PLAGNIOL-VILLARD
6402439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_TULIP_FIX_DAVICOM
read_srom(struct eth_device * dev,u_long ioaddr,int index)6412439e4bfSJean-Christophe PLAGNIOL-VILLARD static int read_srom(struct eth_device *dev, u_long ioaddr, int index)
6422439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6432439e4bfSJean-Christophe PLAGNIOL-VILLARD int ee_addr_size = do_read_eeprom(dev, ioaddr, 0xff, 8) & 0x40000 ? 8 : 6;
6442439e4bfSJean-Christophe PLAGNIOL-VILLARD
6452439e4bfSJean-Christophe PLAGNIOL-VILLARD return do_eeprom_cmd(dev, ioaddr,
6462439e4bfSJean-Christophe PLAGNIOL-VILLARD (((SROM_READ_CMD << ee_addr_size) | index) << 16)
6472439e4bfSJean-Christophe PLAGNIOL-VILLARD | 0xffff, 3 + ee_addr_size + 16);
6482439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6492439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_TULIP_FIX_DAVICOM */
6502439e4bfSJean-Christophe PLAGNIOL-VILLARD
6512439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef UPDATE_SROM
write_srom(struct eth_device * dev,u_long ioaddr,int index,int new_value)6522439e4bfSJean-Christophe PLAGNIOL-VILLARD static int write_srom(struct eth_device *dev, u_long ioaddr, int index, int new_value)
6532439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6542439e4bfSJean-Christophe PLAGNIOL-VILLARD int ee_addr_size = do_read_eeprom(dev, ioaddr, 0xff, 8) & 0x40000 ? 8 : 6;
6552439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
6562439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned short newval;
6572439e4bfSJean-Christophe PLAGNIOL-VILLARD
6582439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10*1000); /* test-only */
6592439e4bfSJean-Christophe PLAGNIOL-VILLARD
6602439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM
6612439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("ee_addr_size=%d.\n", ee_addr_size);
6622439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Writing new entry 0x%4.4x to offset %d.\n", new_value, index);
6632439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
6642439e4bfSJean-Christophe PLAGNIOL-VILLARD
6652439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable programming modes. */
6662439e4bfSJean-Christophe PLAGNIOL-VILLARD do_eeprom_cmd(dev, ioaddr, (0x4f << (ee_addr_size-4)), 3+ee_addr_size);
6672439e4bfSJean-Christophe PLAGNIOL-VILLARD
6682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Do the actual write. */
6692439e4bfSJean-Christophe PLAGNIOL-VILLARD do_eeprom_cmd(dev, ioaddr,
6702439e4bfSJean-Christophe PLAGNIOL-VILLARD (((SROM_WRITE_CMD<<ee_addr_size)|index) << 16) | new_value,
6712439e4bfSJean-Christophe PLAGNIOL-VILLARD 3 + ee_addr_size + 16);
6722439e4bfSJean-Christophe PLAGNIOL-VILLARD
6732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Poll for write finished. */
6742439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr);
6752439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 10000; i++) /* Typical 2000 ticks */
6762439e4bfSJean-Christophe PLAGNIOL-VILLARD if (getfrom_srom(dev, ioaddr) & EE_DATA_READ)
6772439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
6782439e4bfSJean-Christophe PLAGNIOL-VILLARD
6792439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM
6802439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" Write finished after %d ticks.\n", i);
6812439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
6822439e4bfSJean-Christophe PLAGNIOL-VILLARD
6832439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable programming. */
6842439e4bfSJean-Christophe PLAGNIOL-VILLARD do_eeprom_cmd(dev, ioaddr, (0x40 << (ee_addr_size-4)), 3 + ee_addr_size);
6852439e4bfSJean-Christophe PLAGNIOL-VILLARD
6862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* And read the result. */
6872439e4bfSJean-Christophe PLAGNIOL-VILLARD newval = do_eeprom_cmd(dev, ioaddr,
6882439e4bfSJean-Christophe PLAGNIOL-VILLARD (((SROM_READ_CMD<<ee_addr_size)|index) << 16)
6892439e4bfSJean-Christophe PLAGNIOL-VILLARD | 0xffff, 3 + ee_addr_size + 16);
6902439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM
6912439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" New value at offset %d is %4.4x.\n", index, newval);
6922439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
6932439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1;
6942439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6952439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
6962439e4bfSJean-Christophe PLAGNIOL-VILLARD
6972439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_TULIP_FIX_DAVICOM
read_hw_addr(struct eth_device * dev,bd_t * bis)6982439e4bfSJean-Christophe PLAGNIOL-VILLARD static void read_hw_addr(struct eth_device *dev, bd_t *bis)
6992439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7002439e4bfSJean-Christophe PLAGNIOL-VILLARD u_short tmp, *p = (u_short *)(&dev->enetaddr[0]);
7012439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, j = 0;
7022439e4bfSJean-Christophe PLAGNIOL-VILLARD
7032439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < (ETH_ALEN >> 1); i++) {
7042439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = read_srom(dev, DE4X5_APROM, ((SROM_HWADD >> 1) + i));
7052439e4bfSJean-Christophe PLAGNIOL-VILLARD *p = le16_to_cpu(tmp);
7062439e4bfSJean-Christophe PLAGNIOL-VILLARD j += *p++;
7072439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7082439e4bfSJean-Christophe PLAGNIOL-VILLARD
7092439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((j == 0) || (j == 0x2fffd)) {
7102439e4bfSJean-Christophe PLAGNIOL-VILLARD memset (dev->enetaddr, 0, ETH_ALEN);
7112439e4bfSJean-Christophe PLAGNIOL-VILLARD debug ("Warning: can't read HW address from SROM.\n");
7122439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done;
7132439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7142439e4bfSJean-Christophe PLAGNIOL-VILLARD
7152439e4bfSJean-Christophe PLAGNIOL-VILLARD return;
7162439e4bfSJean-Christophe PLAGNIOL-VILLARD
7172439e4bfSJean-Christophe PLAGNIOL-VILLARD Done:
7182439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef UPDATE_SROM
7192439e4bfSJean-Christophe PLAGNIOL-VILLARD update_srom(dev, bis);
7202439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
7212439e4bfSJean-Christophe PLAGNIOL-VILLARD return;
7222439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7232439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_TULIP_FIX_DAVICOM */
7242439e4bfSJean-Christophe PLAGNIOL-VILLARD
7252439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef UPDATE_SROM
update_srom(struct eth_device * dev,bd_t * bis)7262439e4bfSJean-Christophe PLAGNIOL-VILLARD static void update_srom(struct eth_device *dev, bd_t *bis)
7272439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7282439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
7292439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned short eeprom[0x40] = {
7302439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x140b, 0x6610, 0x0000, 0x0000, /* 00 */
7312439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 04 */
7322439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x00a3, 0x0103, 0x0000, 0x0000, /* 08 */
7332439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x1f00, 0x0000, 0x0000, /* 0c */
7342439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0108, 0x038d, 0x0000, 0x0000, /* 10 */
7352439e4bfSJean-Christophe PLAGNIOL-VILLARD 0xe078, 0x0001, 0x0040, 0x0018, /* 14 */
7362439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 18 */
7372439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 1c */
7382439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 20 */
7392439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 24 */
7402439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 28 */
7412439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 2c */
7422439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 30 */
7432439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 34 */
7442439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 38 */
7452439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x4e07, /* 3c */
7462439e4bfSJean-Christophe PLAGNIOL-VILLARD };
747d3f87148SMike Frysinger uchar enetaddr[6];
7482439e4bfSJean-Christophe PLAGNIOL-VILLARD
7492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Ethernet Addr... */
75035affd7aSSimon Glass if (!eth_env_get_enetaddr("ethaddr", enetaddr))
751d3f87148SMike Frysinger return;
752d3f87148SMike Frysinger eeprom[0x0a] = (enetaddr[1] << 8) | enetaddr[0];
753d3f87148SMike Frysinger eeprom[0x0b] = (enetaddr[3] << 8) | enetaddr[2];
754d3f87148SMike Frysinger eeprom[0x0c] = (enetaddr[5] << 8) | enetaddr[4];
7552439e4bfSJean-Christophe PLAGNIOL-VILLARD
75653677ef1SWolfgang Denk for (i=0; i<0x40; i++) {
7572439e4bfSJean-Christophe PLAGNIOL-VILLARD write_srom(dev, DE4X5_APROM, i, eeprom[i]);
7582439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7592439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7602439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* UPDATE_SROM */
761