1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2c041e9d2SJens Scharsig /*
3c041e9d2SJens Scharsig * Copyright (C) 2009 BuS Elektronik GmbH & Co. KG
4c041e9d2SJens Scharsig * Jens Scharsig (esw@bus-elektronik.de)
5c041e9d2SJens Scharsig *
6c041e9d2SJens Scharsig * (C) Copyright 2003
7c041e9d2SJens Scharsig * Author : Hamid Ikdoumi (Atmel)
8c041e9d2SJens Scharsig */
9c041e9d2SJens Scharsig
10c041e9d2SJens Scharsig #include <common.h>
11c041e9d2SJens Scharsig #include <asm/io.h>
12c041e9d2SJens Scharsig #include <asm/arch/hardware.h>
13c041e9d2SJens Scharsig #include <asm/arch/at91_emac.h>
14cd4de1d9SWenyou Yang #include <asm/arch/clk.h>
15c041e9d2SJens Scharsig #include <asm/arch/at91_pio.h>
16c041e9d2SJens Scharsig #include <net.h>
17c041e9d2SJens Scharsig #include <netdev.h>
18c041e9d2SJens Scharsig #include <malloc.h>
19c041e9d2SJens Scharsig #include <miiphy.h>
20c041e9d2SJens Scharsig #include <linux/mii.h>
21c041e9d2SJens Scharsig
22c041e9d2SJens Scharsig #undef MII_DEBUG
23c041e9d2SJens Scharsig #undef ET_DEBUG
24c041e9d2SJens Scharsig
25c041e9d2SJens Scharsig #if (CONFIG_SYS_RX_ETH_BUFFER > 1024)
26c041e9d2SJens Scharsig #error AT91 EMAC supports max 1024 RX buffers. \
27c041e9d2SJens Scharsig Please decrease the CONFIG_SYS_RX_ETH_BUFFER value
28c041e9d2SJens Scharsig #endif
29c041e9d2SJens Scharsig
30836cd453SEric Bénard #ifndef CONFIG_DRIVER_AT91EMAC_PHYADDR
31836cd453SEric Bénard #define CONFIG_DRIVER_AT91EMAC_PHYADDR 0
32836cd453SEric Bénard #endif
33836cd453SEric Bénard
34c041e9d2SJens Scharsig /* MDIO clock must not exceed 2.5 MHz, so enable MCK divider */
35c041e9d2SJens Scharsig #if (AT91C_MASTER_CLOCK > 80000000)
36c041e9d2SJens Scharsig #define HCLK_DIV AT91_EMAC_CFG_MCLK_64
37c041e9d2SJens Scharsig #elif (AT91C_MASTER_CLOCK > 40000000)
38c041e9d2SJens Scharsig #define HCLK_DIV AT91_EMAC_CFG_MCLK_32
39c041e9d2SJens Scharsig #elif (AT91C_MASTER_CLOCK > 20000000)
40c041e9d2SJens Scharsig #define HCLK_DIV AT91_EMAC_CFG_MCLK_16
41c041e9d2SJens Scharsig #else
42c041e9d2SJens Scharsig #define HCLK_DIV AT91_EMAC_CFG_MCLK_8
43c041e9d2SJens Scharsig #endif
44c041e9d2SJens Scharsig
45c041e9d2SJens Scharsig #ifdef ET_DEBUG
46f4962066SWolfgang Denk #define DEBUG_AT91EMAC 1
47c041e9d2SJens Scharsig #else
48f4962066SWolfgang Denk #define DEBUG_AT91EMAC 0
49c041e9d2SJens Scharsig #endif
50c041e9d2SJens Scharsig
51c041e9d2SJens Scharsig #ifdef MII_DEBUG
52f4962066SWolfgang Denk #define DEBUG_AT91PHY 1
53c041e9d2SJens Scharsig #else
54f4962066SWolfgang Denk #define DEBUG_AT91PHY 0
55c041e9d2SJens Scharsig #endif
56c041e9d2SJens Scharsig
57c041e9d2SJens Scharsig #ifndef CONFIG_DRIVER_AT91EMAC_QUIET
58f4962066SWolfgang Denk #define VERBOSEP 1
59c041e9d2SJens Scharsig #else
60f4962066SWolfgang Denk #define VERBOSEP 0
61c041e9d2SJens Scharsig #endif
62c041e9d2SJens Scharsig
63c041e9d2SJens Scharsig #define RBF_ADDR 0xfffffffc
64c041e9d2SJens Scharsig #define RBF_OWNER (1<<0)
65c041e9d2SJens Scharsig #define RBF_WRAP (1<<1)
66c041e9d2SJens Scharsig #define RBF_BROADCAST (1<<31)
67c041e9d2SJens Scharsig #define RBF_MULTICAST (1<<30)
68c041e9d2SJens Scharsig #define RBF_UNICAST (1<<29)
69c041e9d2SJens Scharsig #define RBF_EXTERNAL (1<<28)
706052cbabSLoïc Minier #define RBF_UNKNOWN (1<<27)
71c041e9d2SJens Scharsig #define RBF_SIZE 0x07ff
72c041e9d2SJens Scharsig #define RBF_LOCAL4 (1<<26)
73c041e9d2SJens Scharsig #define RBF_LOCAL3 (1<<25)
74c041e9d2SJens Scharsig #define RBF_LOCAL2 (1<<24)
75c041e9d2SJens Scharsig #define RBF_LOCAL1 (1<<23)
76c041e9d2SJens Scharsig
77c041e9d2SJens Scharsig #define RBF_FRAMEMAX CONFIG_SYS_RX_ETH_BUFFER
78c041e9d2SJens Scharsig #define RBF_FRAMELEN 0x600
79c041e9d2SJens Scharsig
80c041e9d2SJens Scharsig typedef struct {
81c041e9d2SJens Scharsig unsigned long addr, size;
82c041e9d2SJens Scharsig } rbf_t;
83c041e9d2SJens Scharsig
84c041e9d2SJens Scharsig typedef struct {
85c041e9d2SJens Scharsig rbf_t rbfdt[RBF_FRAMEMAX];
86c041e9d2SJens Scharsig unsigned long rbindex;
87c041e9d2SJens Scharsig } emac_device;
88c041e9d2SJens Scharsig
at91emac_EnableMDIO(at91_emac_t * at91mac)89c041e9d2SJens Scharsig void at91emac_EnableMDIO(at91_emac_t *at91mac)
90c041e9d2SJens Scharsig {
91c041e9d2SJens Scharsig /* Mac CTRL reg set for MDIO enable */
92c041e9d2SJens Scharsig writel(readl(&at91mac->ctl) | AT91_EMAC_CTL_MPE, &at91mac->ctl);
93c041e9d2SJens Scharsig }
94c041e9d2SJens Scharsig
at91emac_DisableMDIO(at91_emac_t * at91mac)95c041e9d2SJens Scharsig void at91emac_DisableMDIO(at91_emac_t *at91mac)
96c041e9d2SJens Scharsig {
97c041e9d2SJens Scharsig /* Mac CTRL reg set for MDIO disable */
98c041e9d2SJens Scharsig writel(readl(&at91mac->ctl) & ~AT91_EMAC_CTL_MPE, &at91mac->ctl);
99c041e9d2SJens Scharsig }
100c041e9d2SJens Scharsig
at91emac_read(at91_emac_t * at91mac,unsigned char addr,unsigned char reg,unsigned short * value)101c041e9d2SJens Scharsig int at91emac_read(at91_emac_t *at91mac, unsigned char addr,
102c041e9d2SJens Scharsig unsigned char reg, unsigned short *value)
103c041e9d2SJens Scharsig {
10438bda019SAndreas Bießmann unsigned long netstat;
105c041e9d2SJens Scharsig at91emac_EnableMDIO(at91mac);
106c041e9d2SJens Scharsig
107c041e9d2SJens Scharsig writel(AT91_EMAC_MAN_HIGH | AT91_EMAC_MAN_RW_R |
108c041e9d2SJens Scharsig AT91_EMAC_MAN_REGA(reg) | AT91_EMAC_MAN_CODE_802_3 |
109c041e9d2SJens Scharsig AT91_EMAC_MAN_PHYA(addr),
110c041e9d2SJens Scharsig &at91mac->man);
11138bda019SAndreas Bießmann
11238bda019SAndreas Bießmann do {
11338bda019SAndreas Bießmann netstat = readl(&at91mac->sr);
114f4962066SWolfgang Denk debug_cond(DEBUG_AT91PHY, "poll SR %08lx\n", netstat);
11538bda019SAndreas Bießmann } while (!(netstat & AT91_EMAC_SR_IDLE));
11638bda019SAndreas Bießmann
117c041e9d2SJens Scharsig *value = readl(&at91mac->man) & AT91_EMAC_MAN_DATA_MASK;
118c041e9d2SJens Scharsig
119c041e9d2SJens Scharsig at91emac_DisableMDIO(at91mac);
120c041e9d2SJens Scharsig
121f4962066SWolfgang Denk debug_cond(DEBUG_AT91PHY,
122f4962066SWolfgang Denk "AT91PHY read %p REG(%d)=%x\n", at91mac, reg, *value);
123c041e9d2SJens Scharsig
124c041e9d2SJens Scharsig return 0;
125c041e9d2SJens Scharsig }
126c041e9d2SJens Scharsig
at91emac_write(at91_emac_t * at91mac,unsigned char addr,unsigned char reg,unsigned short value)127c041e9d2SJens Scharsig int at91emac_write(at91_emac_t *at91mac, unsigned char addr,
128c041e9d2SJens Scharsig unsigned char reg, unsigned short value)
129c041e9d2SJens Scharsig {
13038bda019SAndreas Bießmann unsigned long netstat;
131f4962066SWolfgang Denk debug_cond(DEBUG_AT91PHY,
132f4962066SWolfgang Denk "AT91PHY write %p REG(%d)=%p\n", at91mac, reg, &value);
133c041e9d2SJens Scharsig
134c041e9d2SJens Scharsig at91emac_EnableMDIO(at91mac);
135c041e9d2SJens Scharsig
136c041e9d2SJens Scharsig writel(AT91_EMAC_MAN_HIGH | AT91_EMAC_MAN_RW_W |
137c041e9d2SJens Scharsig AT91_EMAC_MAN_REGA(reg) | AT91_EMAC_MAN_CODE_802_3 |
138c041e9d2SJens Scharsig AT91_EMAC_MAN_PHYA(addr) | (value & AT91_EMAC_MAN_DATA_MASK),
139c041e9d2SJens Scharsig &at91mac->man);
14038bda019SAndreas Bießmann
14138bda019SAndreas Bießmann do {
14238bda019SAndreas Bießmann netstat = readl(&at91mac->sr);
143f4962066SWolfgang Denk debug_cond(DEBUG_AT91PHY, "poll SR %08lx\n", netstat);
14438bda019SAndreas Bießmann } while (!(netstat & AT91_EMAC_SR_IDLE));
145c041e9d2SJens Scharsig
146c041e9d2SJens Scharsig at91emac_DisableMDIO(at91mac);
14738bda019SAndreas Bießmann
148c041e9d2SJens Scharsig return 0;
149c041e9d2SJens Scharsig }
150c041e9d2SJens Scharsig
151c041e9d2SJens Scharsig #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
152c041e9d2SJens Scharsig
get_emacbase_by_name(const char * devname)153d7fb9bcfSBen Warren at91_emac_t *get_emacbase_by_name(const char *devname)
154c041e9d2SJens Scharsig {
155c041e9d2SJens Scharsig struct eth_device *netdev;
156c041e9d2SJens Scharsig
157c041e9d2SJens Scharsig netdev = eth_get_dev_by_name(devname);
158c041e9d2SJens Scharsig return (at91_emac_t *) netdev->iobase;
159c041e9d2SJens Scharsig }
160c041e9d2SJens Scharsig
at91emac_mii_read(struct mii_dev * bus,int addr,int devad,int reg)1615a49f174SJoe Hershberger int at91emac_mii_read(struct mii_dev *bus, int addr, int devad, int reg)
162c041e9d2SJens Scharsig {
1635a49f174SJoe Hershberger unsigned short value = 0;
164c041e9d2SJens Scharsig at91_emac_t *emac;
165c041e9d2SJens Scharsig
1665a49f174SJoe Hershberger emac = get_emacbase_by_name(bus->name);
1675a49f174SJoe Hershberger at91emac_read(emac , addr, reg, &value);
1685a49f174SJoe Hershberger return value;
169c041e9d2SJens Scharsig }
170c041e9d2SJens Scharsig
171c041e9d2SJens Scharsig
at91emac_mii_write(struct mii_dev * bus,int addr,int devad,int reg,u16 value)1725a49f174SJoe Hershberger int at91emac_mii_write(struct mii_dev *bus, int addr, int devad, int reg,
1735a49f174SJoe Hershberger u16 value)
174c041e9d2SJens Scharsig {
175c041e9d2SJens Scharsig at91_emac_t *emac;
176c041e9d2SJens Scharsig
1775a49f174SJoe Hershberger emac = get_emacbase_by_name(bus->name);
178c041e9d2SJens Scharsig at91emac_write(emac, addr, reg, value);
179c041e9d2SJens Scharsig return 0;
180c041e9d2SJens Scharsig }
181c041e9d2SJens Scharsig
182c041e9d2SJens Scharsig #endif
183c041e9d2SJens Scharsig
at91emac_phy_reset(struct eth_device * netdev)184c041e9d2SJens Scharsig static int at91emac_phy_reset(struct eth_device *netdev)
185c041e9d2SJens Scharsig {
186c041e9d2SJens Scharsig int i;
187c041e9d2SJens Scharsig u16 status, adv;
188c041e9d2SJens Scharsig at91_emac_t *emac;
189c041e9d2SJens Scharsig
190c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase;
191c041e9d2SJens Scharsig
192c041e9d2SJens Scharsig adv = ADVERTISE_CSMA | ADVERTISE_ALL;
193836cd453SEric Bénard at91emac_write(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR,
194836cd453SEric Bénard MII_ADVERTISE, adv);
195f4962066SWolfgang Denk debug_cond(VERBOSEP, "%s: Starting autonegotiation...\n", netdev->name);
196836cd453SEric Bénard at91emac_write(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, MII_BMCR,
197836cd453SEric Bénard (BMCR_ANENABLE | BMCR_ANRESTART));
198c041e9d2SJens Scharsig
199e63ac4cfSAndreas Bießmann for (i = 0; i < 30000; i++) {
200836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR,
201836cd453SEric Bénard MII_BMSR, &status);
202c041e9d2SJens Scharsig if (status & BMSR_ANEGCOMPLETE)
203c041e9d2SJens Scharsig break;
204c041e9d2SJens Scharsig udelay(100);
205c041e9d2SJens Scharsig }
206c041e9d2SJens Scharsig
207c041e9d2SJens Scharsig if (status & BMSR_ANEGCOMPLETE) {
208f4962066SWolfgang Denk debug_cond(VERBOSEP,
209f4962066SWolfgang Denk "%s: Autonegotiation complete\n", netdev->name);
210c041e9d2SJens Scharsig } else {
211c041e9d2SJens Scharsig printf("%s: Autonegotiation timed out (status=0x%04x)\n",
212c041e9d2SJens Scharsig netdev->name, status);
21377179067SAndreas Bießmann return -1;
214c041e9d2SJens Scharsig }
215c041e9d2SJens Scharsig return 0;
216c041e9d2SJens Scharsig }
217c041e9d2SJens Scharsig
at91emac_phy_init(struct eth_device * netdev)218c041e9d2SJens Scharsig static int at91emac_phy_init(struct eth_device *netdev)
219c041e9d2SJens Scharsig {
220c041e9d2SJens Scharsig u16 phy_id, status, adv, lpa;
221c041e9d2SJens Scharsig int media, speed, duplex;
222c041e9d2SJens Scharsig int i;
223c041e9d2SJens Scharsig at91_emac_t *emac;
224c041e9d2SJens Scharsig
225c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase;
226c041e9d2SJens Scharsig
227c041e9d2SJens Scharsig /* Check if the PHY is up to snuff... */
228836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR,
229836cd453SEric Bénard MII_PHYSID1, &phy_id);
230c041e9d2SJens Scharsig if (phy_id == 0xffff) {
231c041e9d2SJens Scharsig printf("%s: No PHY present\n", netdev->name);
23277179067SAndreas Bießmann return -1;
233c041e9d2SJens Scharsig }
234c041e9d2SJens Scharsig
235836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR,
236836cd453SEric Bénard MII_BMSR, &status);
237c041e9d2SJens Scharsig
238c041e9d2SJens Scharsig if (!(status & BMSR_LSTATUS)) {
239c041e9d2SJens Scharsig /* Try to re-negotiate if we don't have link already. */
240c041e9d2SJens Scharsig if (at91emac_phy_reset(netdev))
24177179067SAndreas Bießmann return -2;
242c041e9d2SJens Scharsig
243c041e9d2SJens Scharsig for (i = 0; i < 100000 / 100; i++) {
244836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR,
245836cd453SEric Bénard MII_BMSR, &status);
246c041e9d2SJens Scharsig if (status & BMSR_LSTATUS)
247c041e9d2SJens Scharsig break;
248c041e9d2SJens Scharsig udelay(100);
249c041e9d2SJens Scharsig }
250c041e9d2SJens Scharsig }
251c041e9d2SJens Scharsig if (!(status & BMSR_LSTATUS)) {
252f4962066SWolfgang Denk debug_cond(VERBOSEP, "%s: link down\n", netdev->name);
25377179067SAndreas Bießmann return -3;
254c041e9d2SJens Scharsig } else {
255836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR,
256836cd453SEric Bénard MII_ADVERTISE, &adv);
257836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR,
258836cd453SEric Bénard MII_LPA, &lpa);
259c041e9d2SJens Scharsig media = mii_nway_result(lpa & adv);
260c041e9d2SJens Scharsig speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF)
261c041e9d2SJens Scharsig ? 1 : 0);
262c041e9d2SJens Scharsig duplex = (media & ADVERTISE_FULL) ? 1 : 0;
263f4962066SWolfgang Denk debug_cond(VERBOSEP, "%s: link up, %sMbps %s-duplex\n",
264c041e9d2SJens Scharsig netdev->name,
265c041e9d2SJens Scharsig speed ? "100" : "10",
266c041e9d2SJens Scharsig duplex ? "full" : "half");
267c041e9d2SJens Scharsig }
268c041e9d2SJens Scharsig return 0;
269c041e9d2SJens Scharsig }
270c041e9d2SJens Scharsig
at91emac_UpdateLinkSpeed(at91_emac_t * emac)271c041e9d2SJens Scharsig int at91emac_UpdateLinkSpeed(at91_emac_t *emac)
272c041e9d2SJens Scharsig {
273c041e9d2SJens Scharsig unsigned short stat1;
274c041e9d2SJens Scharsig
275836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, MII_BMSR, &stat1);
276c041e9d2SJens Scharsig
277c041e9d2SJens Scharsig if (!(stat1 & BMSR_LSTATUS)) /* link status up? */
27877179067SAndreas Bießmann return -1;
279c041e9d2SJens Scharsig
280c041e9d2SJens Scharsig if (stat1 & BMSR_100FULL) {
281c041e9d2SJens Scharsig /*set Emac for 100BaseTX and Full Duplex */
282c041e9d2SJens Scharsig writel(readl(&emac->cfg) |
283c041e9d2SJens Scharsig AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD,
284c041e9d2SJens Scharsig &emac->cfg);
285c041e9d2SJens Scharsig return 0;
286c041e9d2SJens Scharsig }
287c041e9d2SJens Scharsig
288c041e9d2SJens Scharsig if (stat1 & BMSR_10FULL) {
289c041e9d2SJens Scharsig /*set MII for 10BaseT and Full Duplex */
290c041e9d2SJens Scharsig writel((readl(&emac->cfg) &
291c041e9d2SJens Scharsig ~(AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD)
292c041e9d2SJens Scharsig ) | AT91_EMAC_CFG_FD,
293c041e9d2SJens Scharsig &emac->cfg);
294c041e9d2SJens Scharsig return 0;
295c041e9d2SJens Scharsig }
296c041e9d2SJens Scharsig
297c041e9d2SJens Scharsig if (stat1 & BMSR_100HALF) {
298c041e9d2SJens Scharsig /*set MII for 100BaseTX and Half Duplex */
299c041e9d2SJens Scharsig writel((readl(&emac->cfg) &
300c041e9d2SJens Scharsig ~(AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD)
301c041e9d2SJens Scharsig ) | AT91_EMAC_CFG_SPD,
302c041e9d2SJens Scharsig &emac->cfg);
303c041e9d2SJens Scharsig return 0;
304c041e9d2SJens Scharsig }
305c041e9d2SJens Scharsig
306c041e9d2SJens Scharsig if (stat1 & BMSR_10HALF) {
307c041e9d2SJens Scharsig /*set MII for 10BaseT and Half Duplex */
308c041e9d2SJens Scharsig writel((readl(&emac->cfg) &
309c041e9d2SJens Scharsig ~(AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD)),
310c041e9d2SJens Scharsig &emac->cfg);
311c041e9d2SJens Scharsig return 0;
312c041e9d2SJens Scharsig }
31377179067SAndreas Bießmann return 0;
314c041e9d2SJens Scharsig }
315c041e9d2SJens Scharsig
at91emac_init(struct eth_device * netdev,bd_t * bd)316c041e9d2SJens Scharsig static int at91emac_init(struct eth_device *netdev, bd_t *bd)
317c041e9d2SJens Scharsig {
318c041e9d2SJens Scharsig int i;
319c041e9d2SJens Scharsig u32 value;
320c041e9d2SJens Scharsig emac_device *dev;
321c041e9d2SJens Scharsig at91_emac_t *emac;
32280733994SJens Scharsig at91_pio_t *pio = (at91_pio_t *) ATMEL_BASE_PIO;
323c041e9d2SJens Scharsig
324c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase;
325c041e9d2SJens Scharsig dev = (emac_device *) netdev->priv;
326c041e9d2SJens Scharsig
327c041e9d2SJens Scharsig /* PIO Disable Register */
32880733994SJens Scharsig value = ATMEL_PMX_AA_EMDIO | ATMEL_PMX_AA_EMDC |
32980733994SJens Scharsig ATMEL_PMX_AA_ERXER | ATMEL_PMX_AA_ERX1 |
33080733994SJens Scharsig ATMEL_PMX_AA_ERX0 | ATMEL_PMX_AA_ECRS |
33180733994SJens Scharsig ATMEL_PMX_AA_ETX1 | ATMEL_PMX_AA_ETX0 |
33280733994SJens Scharsig ATMEL_PMX_AA_ETXEN | ATMEL_PMX_AA_EREFCK;
333c041e9d2SJens Scharsig
334c041e9d2SJens Scharsig writel(value, &pio->pioa.pdr);
3352dc63f73SWenyou Yang writel(value, &pio->pioa.mux.pio2.asr);
336c041e9d2SJens Scharsig
337c041e9d2SJens Scharsig #ifdef CONFIG_RMII
33880733994SJens Scharsig value = ATMEL_PMX_BA_ERXCK;
339c041e9d2SJens Scharsig #else
34080733994SJens Scharsig value = ATMEL_PMX_BA_ERXCK | ATMEL_PMX_BA_ECOL |
34180733994SJens Scharsig ATMEL_PMX_BA_ERXDV | ATMEL_PMX_BA_ERX3 |
34280733994SJens Scharsig ATMEL_PMX_BA_ERX2 | ATMEL_PMX_BA_ETXER |
34380733994SJens Scharsig ATMEL_PMX_BA_ETX3 | ATMEL_PMX_BA_ETX2;
344c041e9d2SJens Scharsig #endif
345c041e9d2SJens Scharsig writel(value, &pio->piob.pdr);
3462dc63f73SWenyou Yang writel(value, &pio->piob.mux.pio2.bsr);
347c041e9d2SJens Scharsig
348cd4de1d9SWenyou Yang at91_periph_clk_enable(ATMEL_ID_EMAC);
349cd4de1d9SWenyou Yang
350c041e9d2SJens Scharsig writel(readl(&emac->ctl) | AT91_EMAC_CTL_CSR, &emac->ctl);
351c041e9d2SJens Scharsig
352c041e9d2SJens Scharsig /* Init Ethernet buffers */
353c041e9d2SJens Scharsig for (i = 0; i < RBF_FRAMEMAX; i++) {
3541fd92db8SJoe Hershberger dev->rbfdt[i].addr = (unsigned long) net_rx_packets[i];
355c041e9d2SJens Scharsig dev->rbfdt[i].size = 0;
356c041e9d2SJens Scharsig }
357c041e9d2SJens Scharsig dev->rbfdt[RBF_FRAMEMAX - 1].addr |= RBF_WRAP;
358c041e9d2SJens Scharsig dev->rbindex = 0;
359c041e9d2SJens Scharsig writel((u32) &(dev->rbfdt[0]), &emac->rbqp);
360c041e9d2SJens Scharsig
361c041e9d2SJens Scharsig writel(readl(&emac->rsr) &
362c041e9d2SJens Scharsig ~(AT91_EMAC_RSR_OVR | AT91_EMAC_RSR_REC | AT91_EMAC_RSR_BNA),
363c041e9d2SJens Scharsig &emac->rsr);
364c041e9d2SJens Scharsig
365c041e9d2SJens Scharsig value = AT91_EMAC_CFG_CAF | AT91_EMAC_CFG_NBC |
366c041e9d2SJens Scharsig HCLK_DIV;
367c041e9d2SJens Scharsig #ifdef CONFIG_RMII
368836cd453SEric Bénard value |= AT91_EMAC_CFG_RMII;
369c041e9d2SJens Scharsig #endif
370c041e9d2SJens Scharsig writel(value, &emac->cfg);
371c041e9d2SJens Scharsig
372c041e9d2SJens Scharsig writel(readl(&emac->ctl) | AT91_EMAC_CTL_TE | AT91_EMAC_CTL_RE,
373c041e9d2SJens Scharsig &emac->ctl);
374c041e9d2SJens Scharsig
375c041e9d2SJens Scharsig if (!at91emac_phy_init(netdev)) {
376c041e9d2SJens Scharsig at91emac_UpdateLinkSpeed(emac);
377c041e9d2SJens Scharsig return 0;
378c041e9d2SJens Scharsig }
37977179067SAndreas Bießmann return -1;
380c041e9d2SJens Scharsig }
381c041e9d2SJens Scharsig
at91emac_halt(struct eth_device * netdev)382c041e9d2SJens Scharsig static void at91emac_halt(struct eth_device *netdev)
383c041e9d2SJens Scharsig {
384c041e9d2SJens Scharsig at91_emac_t *emac;
385c041e9d2SJens Scharsig
386c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase;
387c041e9d2SJens Scharsig writel(readl(&emac->ctl) & ~(AT91_EMAC_CTL_TE | AT91_EMAC_CTL_RE),
388c041e9d2SJens Scharsig &emac->ctl);
389f4962066SWolfgang Denk debug_cond(DEBUG_AT91EMAC, "halt MAC\n");
390c041e9d2SJens Scharsig }
391c041e9d2SJens Scharsig
at91emac_send(struct eth_device * netdev,void * packet,int length)3929577501cSJoe Hershberger static int at91emac_send(struct eth_device *netdev, void *packet, int length)
393c041e9d2SJens Scharsig {
394c041e9d2SJens Scharsig at91_emac_t *emac;
395c041e9d2SJens Scharsig
396c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase;
397c041e9d2SJens Scharsig
398c041e9d2SJens Scharsig while (!(readl(&emac->tsr) & AT91_EMAC_TSR_BNQ))
399c041e9d2SJens Scharsig ;
400c041e9d2SJens Scharsig writel((u32) packet, &emac->tar);
401c041e9d2SJens Scharsig writel(AT91_EMAC_TCR_LEN(length), &emac->tcr);
402c041e9d2SJens Scharsig while (AT91_EMAC_TCR_LEN(readl(&emac->tcr)))
403c041e9d2SJens Scharsig ;
404f4962066SWolfgang Denk debug_cond(DEBUG_AT91EMAC, "Send %d\n", length);
405c041e9d2SJens Scharsig writel(readl(&emac->tsr) | AT91_EMAC_TSR_COMP, &emac->tsr);
406c041e9d2SJens Scharsig return 0;
407c041e9d2SJens Scharsig }
408c041e9d2SJens Scharsig
at91emac_recv(struct eth_device * netdev)409c041e9d2SJens Scharsig static int at91emac_recv(struct eth_device *netdev)
410c041e9d2SJens Scharsig {
411c041e9d2SJens Scharsig emac_device *dev;
412c041e9d2SJens Scharsig at91_emac_t *emac;
413c041e9d2SJens Scharsig rbf_t *rbfp;
414c041e9d2SJens Scharsig int size;
415c041e9d2SJens Scharsig
416c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase;
417c041e9d2SJens Scharsig dev = (emac_device *) netdev->priv;
418c041e9d2SJens Scharsig
419c041e9d2SJens Scharsig rbfp = &dev->rbfdt[dev->rbindex];
420c041e9d2SJens Scharsig while (rbfp->addr & RBF_OWNER) {
421c041e9d2SJens Scharsig size = rbfp->size & RBF_SIZE;
4221fd92db8SJoe Hershberger net_process_received_packet(net_rx_packets[dev->rbindex], size);
423c041e9d2SJens Scharsig
424f4962066SWolfgang Denk debug_cond(DEBUG_AT91EMAC, "Recv[%ld]: %d bytes @ %lx\n",
425c041e9d2SJens Scharsig dev->rbindex, size, rbfp->addr);
426c041e9d2SJens Scharsig
427c041e9d2SJens Scharsig rbfp->addr &= ~RBF_OWNER;
428c041e9d2SJens Scharsig rbfp->size = 0;
429c041e9d2SJens Scharsig if (dev->rbindex < (RBF_FRAMEMAX-1))
430c041e9d2SJens Scharsig dev->rbindex++;
431c041e9d2SJens Scharsig else
432c041e9d2SJens Scharsig dev->rbindex = 0;
433c041e9d2SJens Scharsig
434c041e9d2SJens Scharsig rbfp = &(dev->rbfdt[dev->rbindex]);
435c041e9d2SJens Scharsig if (!(rbfp->addr & RBF_OWNER))
436c041e9d2SJens Scharsig writel(readl(&emac->rsr) | AT91_EMAC_RSR_REC,
437c041e9d2SJens Scharsig &emac->rsr);
438c041e9d2SJens Scharsig }
439c041e9d2SJens Scharsig
440c041e9d2SJens Scharsig if (readl(&emac->isr) & AT91_EMAC_IxR_RBNA) {
441c041e9d2SJens Scharsig /* EMAC silicon bug 41.3.1 workaround 1 */
442c041e9d2SJens Scharsig writel(readl(&emac->ctl) & ~AT91_EMAC_CTL_RE, &emac->ctl);
443c041e9d2SJens Scharsig writel(readl(&emac->ctl) | AT91_EMAC_CTL_RE, &emac->ctl);
444c041e9d2SJens Scharsig dev->rbindex = 0;
445c041e9d2SJens Scharsig printf("%s: reset receiver (EMAC dead lock bug)\n",
446c041e9d2SJens Scharsig netdev->name);
447c041e9d2SJens Scharsig }
448c041e9d2SJens Scharsig return 0;
449c041e9d2SJens Scharsig }
450c041e9d2SJens Scharsig
at91emac_write_hwaddr(struct eth_device * netdev)451409943a9SEric Bénard static int at91emac_write_hwaddr(struct eth_device *netdev)
452409943a9SEric Bénard {
453409943a9SEric Bénard at91_emac_t *emac;
454409943a9SEric Bénard emac = (at91_emac_t *) netdev->iobase;
455409943a9SEric Bénard
456cd4de1d9SWenyou Yang at91_periph_clk_enable(ATMEL_ID_EMAC);
457cd4de1d9SWenyou Yang
458f4962066SWolfgang Denk debug_cond(DEBUG_AT91EMAC,
459f4962066SWolfgang Denk "init MAC-ADDR %02x:%02x:%02x:%02x:%02x:%02x\n",
4602321bfe4Sandreas.devel@googlemail.com netdev->enetaddr[5], netdev->enetaddr[4], netdev->enetaddr[3],
4612321bfe4Sandreas.devel@googlemail.com netdev->enetaddr[2], netdev->enetaddr[1], netdev->enetaddr[0]);
4622321bfe4Sandreas.devel@googlemail.com writel( (netdev->enetaddr[0] | netdev->enetaddr[1] << 8 |
4632321bfe4Sandreas.devel@googlemail.com netdev->enetaddr[2] << 16 | netdev->enetaddr[3] << 24),
4642321bfe4Sandreas.devel@googlemail.com &emac->sa2l);
4652321bfe4Sandreas.devel@googlemail.com writel((netdev->enetaddr[4] | netdev->enetaddr[5] << 8), &emac->sa2h);
466f4962066SWolfgang Denk debug_cond(DEBUG_AT91EMAC, "init MAC-ADDR %x%x\n",
467409943a9SEric Bénard readl(&emac->sa2h), readl(&emac->sa2l));
468409943a9SEric Bénard return 0;
469409943a9SEric Bénard }
470409943a9SEric Bénard
at91emac_register(bd_t * bis,unsigned long iobase)471c041e9d2SJens Scharsig int at91emac_register(bd_t *bis, unsigned long iobase)
472c041e9d2SJens Scharsig {
473c041e9d2SJens Scharsig emac_device *emac;
474c041e9d2SJens Scharsig emac_device *emacfix;
475c041e9d2SJens Scharsig struct eth_device *dev;
476c041e9d2SJens Scharsig
477c041e9d2SJens Scharsig if (iobase == 0)
47880733994SJens Scharsig iobase = ATMEL_BASE_EMAC;
479c041e9d2SJens Scharsig emac = malloc(sizeof(*emac)+512);
480c041e9d2SJens Scharsig if (emac == NULL)
48177179067SAndreas Bießmann return -1;
482c041e9d2SJens Scharsig dev = malloc(sizeof(*dev));
483c041e9d2SJens Scharsig if (dev == NULL) {
484c041e9d2SJens Scharsig free(emac);
48577179067SAndreas Bießmann return -1;
486c041e9d2SJens Scharsig }
487c041e9d2SJens Scharsig /* alignment as per Errata (64 bytes) is insufficient! */
488c041e9d2SJens Scharsig emacfix = (emac_device *) (((unsigned long) emac + 0x1ff) & 0xFFFFFE00);
489c041e9d2SJens Scharsig memset(emacfix, 0, sizeof(emac_device));
490c041e9d2SJens Scharsig
491c041e9d2SJens Scharsig memset(dev, 0, sizeof(*dev));
492192bc694SBen Whitten strcpy(dev->name, "emac");
493c041e9d2SJens Scharsig dev->iobase = iobase;
494c041e9d2SJens Scharsig dev->priv = emacfix;
495c041e9d2SJens Scharsig dev->init = at91emac_init;
496c041e9d2SJens Scharsig dev->halt = at91emac_halt;
497c041e9d2SJens Scharsig dev->send = at91emac_send;
498c041e9d2SJens Scharsig dev->recv = at91emac_recv;
499409943a9SEric Bénard dev->write_hwaddr = at91emac_write_hwaddr;
500c041e9d2SJens Scharsig
501c041e9d2SJens Scharsig eth_register(dev);
502c041e9d2SJens Scharsig
503c041e9d2SJens Scharsig #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
5045a49f174SJoe Hershberger int retval;
5055a49f174SJoe Hershberger struct mii_dev *mdiodev = mdio_alloc();
5065a49f174SJoe Hershberger if (!mdiodev)
5075a49f174SJoe Hershberger return -ENOMEM;
5085a49f174SJoe Hershberger strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
5095a49f174SJoe Hershberger mdiodev->read = at91emac_mii_read;
5105a49f174SJoe Hershberger mdiodev->write = at91emac_mii_write;
5115a49f174SJoe Hershberger
5125a49f174SJoe Hershberger retval = mdio_register(mdiodev);
5135a49f174SJoe Hershberger if (retval < 0)
5145a49f174SJoe Hershberger return retval;
515c041e9d2SJens Scharsig #endif
516c041e9d2SJens Scharsig return 1;
517c041e9d2SJens Scharsig }
518