1080c646dSJean-Christophe PLAGNIOL-VILLARD /* 2080c646dSJean-Christophe PLAGNIOL-VILLARD * Copyright 2006 Freescale Semiconductor, Inc. 3080c646dSJean-Christophe PLAGNIOL-VILLARD * 4080c646dSJean-Christophe PLAGNIOL-VILLARD * This program is free software; you can redistribute it and/or 5080c646dSJean-Christophe PLAGNIOL-VILLARD * modify it under the terms of the GNU General Public License 6080c646dSJean-Christophe PLAGNIOL-VILLARD * Version 2 as published by the Free Software Foundation. 7080c646dSJean-Christophe PLAGNIOL-VILLARD * 8080c646dSJean-Christophe PLAGNIOL-VILLARD * This program is distributed in the hope that it will be useful, 9080c646dSJean-Christophe PLAGNIOL-VILLARD * but WITHOUT ANY WARRANTY; without even the implied warranty of 10080c646dSJean-Christophe PLAGNIOL-VILLARD * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 11080c646dSJean-Christophe PLAGNIOL-VILLARD * GNU General Public License for more details. 12080c646dSJean-Christophe PLAGNIOL-VILLARD * 13080c646dSJean-Christophe PLAGNIOL-VILLARD * You should have received a copy of the GNU General Public License 14080c646dSJean-Christophe PLAGNIOL-VILLARD * along with this program; if not, write to the Free Software 15080c646dSJean-Christophe PLAGNIOL-VILLARD * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 16080c646dSJean-Christophe PLAGNIOL-VILLARD * MA 02111-1307 USA 17080c646dSJean-Christophe PLAGNIOL-VILLARD */ 18080c646dSJean-Christophe PLAGNIOL-VILLARD 19080c646dSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 20080c646dSJean-Christophe PLAGNIOL-VILLARD 21080c646dSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_HARD_I2C 22080c646dSJean-Christophe PLAGNIOL-VILLARD 23080c646dSJean-Christophe PLAGNIOL-VILLARD #include <command.h> 24080c646dSJean-Christophe PLAGNIOL-VILLARD #include <i2c.h> /* Functional interface */ 25080c646dSJean-Christophe PLAGNIOL-VILLARD 26080c646dSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 27080c646dSJean-Christophe PLAGNIOL-VILLARD #include <asm/fsl_i2c.h> /* HW definitions */ 28080c646dSJean-Christophe PLAGNIOL-VILLARD 296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define I2C_TIMEOUT (CONFIG_SYS_HZ / 4) 30080c646dSJean-Christophe PLAGNIOL-VILLARD 31080c646dSJean-Christophe PLAGNIOL-VILLARD #define I2C_READ_BIT 1 32080c646dSJean-Christophe PLAGNIOL-VILLARD #define I2C_WRITE_BIT 0 33080c646dSJean-Christophe PLAGNIOL-VILLARD 34d8c82db4STimur Tabi DECLARE_GLOBAL_DATA_PTR; 35d8c82db4STimur Tabi 36080c646dSJean-Christophe PLAGNIOL-VILLARD /* Initialize the bus pointer to whatever one the SPD EEPROM is on. 37080c646dSJean-Christophe PLAGNIOL-VILLARD * Default is bus 0. This is necessary because the DDR initialization 38080c646dSJean-Christophe PLAGNIOL-VILLARD * runs from ROM, and we can't switch buses because we can't modify 39080c646dSJean-Christophe PLAGNIOL-VILLARD * the global variables. 40080c646dSJean-Christophe PLAGNIOL-VILLARD */ 415e3ab68eSTrent Piepho #ifndef CONFIG_SYS_SPD_BUS_NUM 425e3ab68eSTrent Piepho #define CONFIG_SYS_SPD_BUS_NUM 0 43080c646dSJean-Christophe PLAGNIOL-VILLARD #endif 445e3ab68eSTrent Piepho static unsigned int i2c_bus_num __attribute__ ((section (".data"))) = CONFIG_SYS_SPD_BUS_NUM; 45*c1bce4ffSHeiko Schocher #if defined(CONFIG_I2C_MUX) 46*c1bce4ffSHeiko Schocher static unsigned int i2c_bus_num_mux __attribute__ ((section ("data"))) = 0; 47*c1bce4ffSHeiko Schocher #endif 48080c646dSJean-Christophe PLAGNIOL-VILLARD 496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD static unsigned int i2c_bus_speed[2] = {CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SPEED}; 50d8c82db4STimur Tabi 51d8c82db4STimur Tabi static const struct fsl_i2c *i2c_dev[2] = { 526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C_OFFSET), 536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_I2C2_OFFSET 546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C2_OFFSET) 55080c646dSJean-Christophe PLAGNIOL-VILLARD #endif 56080c646dSJean-Christophe PLAGNIOL-VILLARD }; 57080c646dSJean-Christophe PLAGNIOL-VILLARD 58d8c82db4STimur Tabi /* I2C speed map for a DFSR value of 1 */ 59d8c82db4STimur Tabi 60d8c82db4STimur Tabi /* 61d8c82db4STimur Tabi * Map I2C frequency dividers to FDR and DFSR values 62d8c82db4STimur Tabi * 63d8c82db4STimur Tabi * This structure is used to define the elements of a table that maps I2C 64d8c82db4STimur Tabi * frequency divider (I2C clock rate divided by I2C bus speed) to a value to be 65d8c82db4STimur Tabi * programmed into the Frequency Divider Ratio (FDR) and Digital Filter 66d8c82db4STimur Tabi * Sampling Rate (DFSR) registers. 67d8c82db4STimur Tabi * 68d8c82db4STimur Tabi * The actual table should be defined in the board file, and it must be called 69d8c82db4STimur Tabi * fsl_i2c_speed_map[]. 70d8c82db4STimur Tabi * 71d8c82db4STimur Tabi * The last entry of the table must have a value of {-1, X}, where X is same 72d8c82db4STimur Tabi * FDR/DFSR values as the second-to-last entry. This guarantees that any 73d8c82db4STimur Tabi * search through the array will always find a match. 74d8c82db4STimur Tabi * 75d8c82db4STimur Tabi * The values of the divider must be in increasing numerical order, i.e. 76d8c82db4STimur Tabi * fsl_i2c_speed_map[x+1].divider > fsl_i2c_speed_map[x].divider. 77d8c82db4STimur Tabi * 78d8c82db4STimur Tabi * For this table, the values are based on a value of 1 for the DFSR 79d8c82db4STimur Tabi * register. See the application note AN2919 "Determining the I2C Frequency 80d8c82db4STimur Tabi * Divider Ratio for SCL" 815d9a5efaSTsiChung Liew * 825d9a5efaSTsiChung Liew * ColdFire I2C frequency dividers for FDR values are different from 835d9a5efaSTsiChung Liew * PowerPC. The protocol to use the I2C module is still the same. 845d9a5efaSTsiChung Liew * A different table is defined and are based on MCF5xxx user manual. 855d9a5efaSTsiChung Liew * 86d8c82db4STimur Tabi */ 87d8c82db4STimur Tabi static const struct { 88d8c82db4STimur Tabi unsigned short divider; 895d9a5efaSTsiChung Liew #ifdef __PPC__ 90d8c82db4STimur Tabi u8 dfsr; 915d9a5efaSTsiChung Liew #endif 92d8c82db4STimur Tabi u8 fdr; 93d8c82db4STimur Tabi } fsl_i2c_speed_map[] = { 945d9a5efaSTsiChung Liew #ifdef __PPC__ 95d8c82db4STimur Tabi {160, 1, 32}, {192, 1, 33}, {224, 1, 34}, {256, 1, 35}, 96d8c82db4STimur Tabi {288, 1, 0}, {320, 1, 1}, {352, 6, 1}, {384, 1, 2}, {416, 6, 2}, 97d8c82db4STimur Tabi {448, 1, 38}, {480, 1, 3}, {512, 1, 39}, {544, 11, 3}, {576, 1, 4}, 98d8c82db4STimur Tabi {608, 22, 3}, {640, 1, 5}, {672, 32, 3}, {704, 11, 5}, {736, 43, 3}, 99d8c82db4STimur Tabi {768, 1, 6}, {800, 54, 3}, {832, 11, 6}, {896, 1, 42}, {960, 1, 7}, 100d8c82db4STimur Tabi {1024, 1, 43}, {1088, 22, 7}, {1152, 1, 8}, {1216, 43, 7}, {1280, 1, 9}, 101d8c82db4STimur Tabi {1408, 22, 9}, {1536, 1, 10}, {1664, 22, 10}, {1792, 1, 46}, 102d8c82db4STimur Tabi {1920, 1, 11}, {2048, 1, 47}, {2176, 43, 11}, {2304, 1, 12}, 103d8c82db4STimur Tabi {2560, 1, 13}, {2816, 43, 13}, {3072, 1, 14}, {3328, 43, 14}, 104d8c82db4STimur Tabi {3584, 1, 50}, {3840, 1, 15}, {4096, 1, 51}, {4608, 1, 16}, 105d8c82db4STimur Tabi {5120, 1, 17}, {6144, 1, 18}, {7168, 1, 54}, {7680, 1, 19}, 106d8c82db4STimur Tabi {8192, 1, 55}, {9216, 1, 20}, {10240, 1, 21}, {12288, 1, 22}, 107d8c82db4STimur Tabi {14336, 1, 58}, {15360, 1, 23}, {16384, 1, 59}, {18432, 1, 24}, 108d8c82db4STimur Tabi {20480, 1, 25}, {24576, 1, 26}, {28672, 1, 62}, {30720, 1, 27}, 109d8c82db4STimur Tabi {32768, 1, 63}, {36864, 1, 28}, {40960, 1, 29}, {49152, 1, 30}, 110d8c82db4STimur Tabi {61440, 1, 31}, {-1, 1, 31} 1115d9a5efaSTsiChung Liew #elif defined(__M68K__) 1125d9a5efaSTsiChung Liew {20, 32}, {22, 33}, {24, 34}, {26, 35}, 1135d9a5efaSTsiChung Liew {28, 0}, {28, 36}, {30, 1}, {32, 37}, 1145d9a5efaSTsiChung Liew {34, 2}, {36, 38}, {40, 3}, {40, 39}, 1155d9a5efaSTsiChung Liew {44, 4}, {48, 5}, {48, 40}, {56, 6}, 1165d9a5efaSTsiChung Liew {56, 41}, {64, 42}, {68, 7}, {72, 43}, 1175d9a5efaSTsiChung Liew {80, 8}, {80, 44}, {88, 9}, {96, 41}, 1185d9a5efaSTsiChung Liew {104, 10}, {112, 42}, {128, 11}, {128, 43}, 1195d9a5efaSTsiChung Liew {144, 12}, {160, 13}, {160, 48}, {192, 14}, 1205d9a5efaSTsiChung Liew {192, 49}, {224, 50}, {240, 15}, {256, 51}, 1215d9a5efaSTsiChung Liew {288, 16}, {320, 17}, {320, 52}, {384, 18}, 1225d9a5efaSTsiChung Liew {384, 53}, {448, 54}, {480, 19}, {512, 55}, 1235d9a5efaSTsiChung Liew {576, 20}, {640, 21}, {640, 56}, {768, 22}, 1245d9a5efaSTsiChung Liew {768, 57}, {960, 23}, {896, 58}, {1024, 59}, 1255d9a5efaSTsiChung Liew {1152, 24}, {1280, 25}, {1280, 60}, {1536, 26}, 1265d9a5efaSTsiChung Liew {1536, 61}, {1792, 62}, {1920, 27}, {2048, 63}, 1275d9a5efaSTsiChung Liew {2304, 28}, {2560, 29}, {3072, 30}, {3840, 31}, 1285d9a5efaSTsiChung Liew {-1, 31} 1295d9a5efaSTsiChung Liew #endif 130d8c82db4STimur Tabi }; 131d8c82db4STimur Tabi 132d8c82db4STimur Tabi /** 133d8c82db4STimur Tabi * Set the I2C bus speed for a given I2C device 134d8c82db4STimur Tabi * 135d8c82db4STimur Tabi * @param dev: the I2C device 136d8c82db4STimur Tabi * @i2c_clk: I2C bus clock frequency 137d8c82db4STimur Tabi * @speed: the desired speed of the bus 138d8c82db4STimur Tabi * 139d8c82db4STimur Tabi * The I2C device must be stopped before calling this function. 140d8c82db4STimur Tabi * 141d8c82db4STimur Tabi * The return value is the actual bus speed that is set. 142d8c82db4STimur Tabi */ 143d8c82db4STimur Tabi static unsigned int set_i2c_bus_speed(const struct fsl_i2c *dev, 144d8c82db4STimur Tabi unsigned int i2c_clk, unsigned int speed) 145d8c82db4STimur Tabi { 146d8c82db4STimur Tabi unsigned short divider = min(i2c_clk / speed, (unsigned short) -1); 147d8c82db4STimur Tabi unsigned int i; 148d8c82db4STimur Tabi 149d8c82db4STimur Tabi /* 150d8c82db4STimur Tabi * We want to choose an FDR/DFSR that generates an I2C bus speed that 151d8c82db4STimur Tabi * is equal to or lower than the requested speed. That means that we 152d8c82db4STimur Tabi * want the first divider that is equal to or greater than the 153d8c82db4STimur Tabi * calculated divider. 154d8c82db4STimur Tabi */ 155d8c82db4STimur Tabi 156d8c82db4STimur Tabi for (i = 0; i < ARRAY_SIZE(fsl_i2c_speed_map); i++) 157d8c82db4STimur Tabi if (fsl_i2c_speed_map[i].divider >= divider) { 1585d9a5efaSTsiChung Liew u8 fdr; 1595d9a5efaSTsiChung Liew #ifdef __PPC__ 1605d9a5efaSTsiChung Liew u8 dfsr; 161d8c82db4STimur Tabi dfsr = fsl_i2c_speed_map[i].dfsr; 1625d9a5efaSTsiChung Liew #endif 163d8c82db4STimur Tabi fdr = fsl_i2c_speed_map[i].fdr; 164d8c82db4STimur Tabi speed = i2c_clk / fsl_i2c_speed_map[i].divider; 165d8c82db4STimur Tabi writeb(fdr, &dev->fdr); /* set bus speed */ 1665d9a5efaSTsiChung Liew #ifdef __PPC__ 167d8c82db4STimur Tabi writeb(dfsr, &dev->dfsrr); /* set default filter */ 1685d9a5efaSTsiChung Liew #endif 1693e3f766aSKumar Gala break; 1703e3f766aSKumar Gala } 171d8c82db4STimur Tabi 172d8c82db4STimur Tabi return speed; 173d8c82db4STimur Tabi } 174d8c82db4STimur Tabi 175080c646dSJean-Christophe PLAGNIOL-VILLARD void 176080c646dSJean-Christophe PLAGNIOL-VILLARD i2c_init(int speed, int slaveadd) 177080c646dSJean-Christophe PLAGNIOL-VILLARD { 178d8c82db4STimur Tabi struct fsl_i2c *dev; 179f2302d44SStefan Roese unsigned int temp; 180080c646dSJean-Christophe PLAGNIOL-VILLARD 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD dev = (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C_OFFSET); 182080c646dSJean-Christophe PLAGNIOL-VILLARD 183080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(0, &dev->cr); /* stop I2C controller */ 184080c646dSJean-Christophe PLAGNIOL-VILLARD udelay(5); /* let it shutdown in peace */ 185f2302d44SStefan Roese temp = set_i2c_bus_speed(dev, gd->i2c1_clk, speed); 186f2302d44SStefan Roese if (gd->flags & GD_FLG_RELOC) 187f2302d44SStefan Roese i2c_bus_speed[0] = temp; 188080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(slaveadd << 1, &dev->adr); /* write slave address */ 189080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(0x0, &dev->sr); /* clear status register */ 190080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */ 191080c646dSJean-Christophe PLAGNIOL-VILLARD 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_I2C2_OFFSET 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD dev = (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C2_OFFSET); 194080c646dSJean-Christophe PLAGNIOL-VILLARD 195080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(0, &dev->cr); /* stop I2C controller */ 196080c646dSJean-Christophe PLAGNIOL-VILLARD udelay(5); /* let it shutdown in peace */ 197f2302d44SStefan Roese temp = set_i2c_bus_speed(dev, gd->i2c2_clk, speed); 198f2302d44SStefan Roese if (gd->flags & GD_FLG_RELOC) 199f2302d44SStefan Roese i2c_bus_speed[1] = temp; 200080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(slaveadd << 1, &dev->adr); /* write slave address */ 201080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(0x0, &dev->sr); /* clear status register */ 202080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */ 203d8c82db4STimur Tabi #endif 204080c646dSJean-Christophe PLAGNIOL-VILLARD } 205080c646dSJean-Christophe PLAGNIOL-VILLARD 206080c646dSJean-Christophe PLAGNIOL-VILLARD static __inline__ int 207080c646dSJean-Christophe PLAGNIOL-VILLARD i2c_wait4bus(void) 208080c646dSJean-Christophe PLAGNIOL-VILLARD { 209f2302d44SStefan Roese unsigned long long timeval = get_ticks(); 210080c646dSJean-Christophe PLAGNIOL-VILLARD 211080c646dSJean-Christophe PLAGNIOL-VILLARD while (readb(&i2c_dev[i2c_bus_num]->sr) & I2C_SR_MBB) { 212f2302d44SStefan Roese if ((get_ticks() - timeval) > usec2ticks(I2C_TIMEOUT)) 213080c646dSJean-Christophe PLAGNIOL-VILLARD return -1; 214080c646dSJean-Christophe PLAGNIOL-VILLARD } 215080c646dSJean-Christophe PLAGNIOL-VILLARD 216080c646dSJean-Christophe PLAGNIOL-VILLARD return 0; 217080c646dSJean-Christophe PLAGNIOL-VILLARD } 218080c646dSJean-Christophe PLAGNIOL-VILLARD 219080c646dSJean-Christophe PLAGNIOL-VILLARD static __inline__ int 220080c646dSJean-Christophe PLAGNIOL-VILLARD i2c_wait(int write) 221080c646dSJean-Christophe PLAGNIOL-VILLARD { 222080c646dSJean-Christophe PLAGNIOL-VILLARD u32 csr; 223f2302d44SStefan Roese unsigned long long timeval = get_ticks(); 224080c646dSJean-Christophe PLAGNIOL-VILLARD 225080c646dSJean-Christophe PLAGNIOL-VILLARD do { 226080c646dSJean-Christophe PLAGNIOL-VILLARD csr = readb(&i2c_dev[i2c_bus_num]->sr); 227080c646dSJean-Christophe PLAGNIOL-VILLARD if (!(csr & I2C_SR_MIF)) 228080c646dSJean-Christophe PLAGNIOL-VILLARD continue; 229080c646dSJean-Christophe PLAGNIOL-VILLARD 230080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(0x0, &i2c_dev[i2c_bus_num]->sr); 231080c646dSJean-Christophe PLAGNIOL-VILLARD 232080c646dSJean-Christophe PLAGNIOL-VILLARD if (csr & I2C_SR_MAL) { 233080c646dSJean-Christophe PLAGNIOL-VILLARD debug("i2c_wait: MAL\n"); 234080c646dSJean-Christophe PLAGNIOL-VILLARD return -1; 235080c646dSJean-Christophe PLAGNIOL-VILLARD } 236080c646dSJean-Christophe PLAGNIOL-VILLARD 237080c646dSJean-Christophe PLAGNIOL-VILLARD if (!(csr & I2C_SR_MCF)) { 238080c646dSJean-Christophe PLAGNIOL-VILLARD debug("i2c_wait: unfinished\n"); 239080c646dSJean-Christophe PLAGNIOL-VILLARD return -1; 240080c646dSJean-Christophe PLAGNIOL-VILLARD } 241080c646dSJean-Christophe PLAGNIOL-VILLARD 242080c646dSJean-Christophe PLAGNIOL-VILLARD if (write == I2C_WRITE_BIT && (csr & I2C_SR_RXAK)) { 243080c646dSJean-Christophe PLAGNIOL-VILLARD debug("i2c_wait: No RXACK\n"); 244080c646dSJean-Christophe PLAGNIOL-VILLARD return -1; 245080c646dSJean-Christophe PLAGNIOL-VILLARD } 246080c646dSJean-Christophe PLAGNIOL-VILLARD 247080c646dSJean-Christophe PLAGNIOL-VILLARD return 0; 248f2302d44SStefan Roese } while ((get_ticks() - timeval) < usec2ticks(I2C_TIMEOUT)); 249080c646dSJean-Christophe PLAGNIOL-VILLARD 250080c646dSJean-Christophe PLAGNIOL-VILLARD debug("i2c_wait: timed out\n"); 251080c646dSJean-Christophe PLAGNIOL-VILLARD return -1; 252080c646dSJean-Christophe PLAGNIOL-VILLARD } 253080c646dSJean-Christophe PLAGNIOL-VILLARD 254080c646dSJean-Christophe PLAGNIOL-VILLARD static __inline__ int 255080c646dSJean-Christophe PLAGNIOL-VILLARD i2c_write_addr (u8 dev, u8 dir, int rsta) 256080c646dSJean-Christophe PLAGNIOL-VILLARD { 257080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX 258080c646dSJean-Christophe PLAGNIOL-VILLARD | (rsta ? I2C_CR_RSTA : 0), 259080c646dSJean-Christophe PLAGNIOL-VILLARD &i2c_dev[i2c_bus_num]->cr); 260080c646dSJean-Christophe PLAGNIOL-VILLARD 261080c646dSJean-Christophe PLAGNIOL-VILLARD writeb((dev << 1) | dir, &i2c_dev[i2c_bus_num]->dr); 262080c646dSJean-Christophe PLAGNIOL-VILLARD 263080c646dSJean-Christophe PLAGNIOL-VILLARD if (i2c_wait(I2C_WRITE_BIT) < 0) 264080c646dSJean-Christophe PLAGNIOL-VILLARD return 0; 265080c646dSJean-Christophe PLAGNIOL-VILLARD 266080c646dSJean-Christophe PLAGNIOL-VILLARD return 1; 267080c646dSJean-Christophe PLAGNIOL-VILLARD } 268080c646dSJean-Christophe PLAGNIOL-VILLARD 269080c646dSJean-Christophe PLAGNIOL-VILLARD static __inline__ int 270080c646dSJean-Christophe PLAGNIOL-VILLARD __i2c_write(u8 *data, int length) 271080c646dSJean-Christophe PLAGNIOL-VILLARD { 272080c646dSJean-Christophe PLAGNIOL-VILLARD int i; 273080c646dSJean-Christophe PLAGNIOL-VILLARD 274080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX, 275080c646dSJean-Christophe PLAGNIOL-VILLARD &i2c_dev[i2c_bus_num]->cr); 276080c646dSJean-Christophe PLAGNIOL-VILLARD 277080c646dSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < length; i++) { 278080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(data[i], &i2c_dev[i2c_bus_num]->dr); 279080c646dSJean-Christophe PLAGNIOL-VILLARD 280080c646dSJean-Christophe PLAGNIOL-VILLARD if (i2c_wait(I2C_WRITE_BIT) < 0) 281080c646dSJean-Christophe PLAGNIOL-VILLARD break; 282080c646dSJean-Christophe PLAGNIOL-VILLARD } 283080c646dSJean-Christophe PLAGNIOL-VILLARD 284080c646dSJean-Christophe PLAGNIOL-VILLARD return i; 285080c646dSJean-Christophe PLAGNIOL-VILLARD } 286080c646dSJean-Christophe PLAGNIOL-VILLARD 287080c646dSJean-Christophe PLAGNIOL-VILLARD static __inline__ int 288080c646dSJean-Christophe PLAGNIOL-VILLARD __i2c_read(u8 *data, int length) 289080c646dSJean-Christophe PLAGNIOL-VILLARD { 290080c646dSJean-Christophe PLAGNIOL-VILLARD int i; 291080c646dSJean-Christophe PLAGNIOL-VILLARD 292080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(I2C_CR_MEN | I2C_CR_MSTA | ((length == 1) ? I2C_CR_TXAK : 0), 293080c646dSJean-Christophe PLAGNIOL-VILLARD &i2c_dev[i2c_bus_num]->cr); 294080c646dSJean-Christophe PLAGNIOL-VILLARD 295080c646dSJean-Christophe PLAGNIOL-VILLARD /* dummy read */ 296080c646dSJean-Christophe PLAGNIOL-VILLARD readb(&i2c_dev[i2c_bus_num]->dr); 297080c646dSJean-Christophe PLAGNIOL-VILLARD 298080c646dSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < length; i++) { 299080c646dSJean-Christophe PLAGNIOL-VILLARD if (i2c_wait(I2C_READ_BIT) < 0) 300080c646dSJean-Christophe PLAGNIOL-VILLARD break; 301080c646dSJean-Christophe PLAGNIOL-VILLARD 302080c646dSJean-Christophe PLAGNIOL-VILLARD /* Generate ack on last next to last byte */ 303080c646dSJean-Christophe PLAGNIOL-VILLARD if (i == length - 2) 304080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_TXAK, 305080c646dSJean-Christophe PLAGNIOL-VILLARD &i2c_dev[i2c_bus_num]->cr); 306080c646dSJean-Christophe PLAGNIOL-VILLARD 307080c646dSJean-Christophe PLAGNIOL-VILLARD /* Generate stop on last byte */ 308080c646dSJean-Christophe PLAGNIOL-VILLARD if (i == length - 1) 309080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(I2C_CR_MEN | I2C_CR_TXAK, &i2c_dev[i2c_bus_num]->cr); 310080c646dSJean-Christophe PLAGNIOL-VILLARD 311080c646dSJean-Christophe PLAGNIOL-VILLARD data[i] = readb(&i2c_dev[i2c_bus_num]->dr); 312080c646dSJean-Christophe PLAGNIOL-VILLARD } 313080c646dSJean-Christophe PLAGNIOL-VILLARD 314080c646dSJean-Christophe PLAGNIOL-VILLARD return i; 315080c646dSJean-Christophe PLAGNIOL-VILLARD } 316080c646dSJean-Christophe PLAGNIOL-VILLARD 317080c646dSJean-Christophe PLAGNIOL-VILLARD int 318080c646dSJean-Christophe PLAGNIOL-VILLARD i2c_read(u8 dev, uint addr, int alen, u8 *data, int length) 319080c646dSJean-Christophe PLAGNIOL-VILLARD { 320080c646dSJean-Christophe PLAGNIOL-VILLARD int i = -1; /* signal error */ 321080c646dSJean-Christophe PLAGNIOL-VILLARD u8 *a = (u8*)&addr; 322080c646dSJean-Christophe PLAGNIOL-VILLARD 323080c646dSJean-Christophe PLAGNIOL-VILLARD if (i2c_wait4bus() >= 0 324080c646dSJean-Christophe PLAGNIOL-VILLARD && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0 325080c646dSJean-Christophe PLAGNIOL-VILLARD && __i2c_write(&a[4 - alen], alen) == alen) 326080c646dSJean-Christophe PLAGNIOL-VILLARD i = 0; /* No error so far */ 327080c646dSJean-Christophe PLAGNIOL-VILLARD 328080c646dSJean-Christophe PLAGNIOL-VILLARD if (length 329080c646dSJean-Christophe PLAGNIOL-VILLARD && i2c_write_addr(dev, I2C_READ_BIT, 1) != 0) 330080c646dSJean-Christophe PLAGNIOL-VILLARD i = __i2c_read(data, length); 331080c646dSJean-Christophe PLAGNIOL-VILLARD 332080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr); 333080c646dSJean-Christophe PLAGNIOL-VILLARD 334080c646dSJean-Christophe PLAGNIOL-VILLARD if (i == length) 335080c646dSJean-Christophe PLAGNIOL-VILLARD return 0; 336080c646dSJean-Christophe PLAGNIOL-VILLARD 337080c646dSJean-Christophe PLAGNIOL-VILLARD return -1; 338080c646dSJean-Christophe PLAGNIOL-VILLARD } 339080c646dSJean-Christophe PLAGNIOL-VILLARD 340080c646dSJean-Christophe PLAGNIOL-VILLARD int 341080c646dSJean-Christophe PLAGNIOL-VILLARD i2c_write(u8 dev, uint addr, int alen, u8 *data, int length) 342080c646dSJean-Christophe PLAGNIOL-VILLARD { 343080c646dSJean-Christophe PLAGNIOL-VILLARD int i = -1; /* signal error */ 344080c646dSJean-Christophe PLAGNIOL-VILLARD u8 *a = (u8*)&addr; 345080c646dSJean-Christophe PLAGNIOL-VILLARD 346080c646dSJean-Christophe PLAGNIOL-VILLARD if (i2c_wait4bus() >= 0 347080c646dSJean-Christophe PLAGNIOL-VILLARD && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0 348080c646dSJean-Christophe PLAGNIOL-VILLARD && __i2c_write(&a[4 - alen], alen) == alen) { 349080c646dSJean-Christophe PLAGNIOL-VILLARD i = __i2c_write(data, length); 350080c646dSJean-Christophe PLAGNIOL-VILLARD } 351080c646dSJean-Christophe PLAGNIOL-VILLARD 352080c646dSJean-Christophe PLAGNIOL-VILLARD writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr); 353080c646dSJean-Christophe PLAGNIOL-VILLARD 354080c646dSJean-Christophe PLAGNIOL-VILLARD if (i == length) 355080c646dSJean-Christophe PLAGNIOL-VILLARD return 0; 356080c646dSJean-Christophe PLAGNIOL-VILLARD 357080c646dSJean-Christophe PLAGNIOL-VILLARD return -1; 358080c646dSJean-Christophe PLAGNIOL-VILLARD } 359080c646dSJean-Christophe PLAGNIOL-VILLARD 360080c646dSJean-Christophe PLAGNIOL-VILLARD int 361080c646dSJean-Christophe PLAGNIOL-VILLARD i2c_probe(uchar chip) 362080c646dSJean-Christophe PLAGNIOL-VILLARD { 363080c646dSJean-Christophe PLAGNIOL-VILLARD /* For unknow reason the controller will ACK when 364080c646dSJean-Christophe PLAGNIOL-VILLARD * probing for a slave with the same address, so skip 365080c646dSJean-Christophe PLAGNIOL-VILLARD * it. 366080c646dSJean-Christophe PLAGNIOL-VILLARD */ 367080c646dSJean-Christophe PLAGNIOL-VILLARD if (chip == (readb(&i2c_dev[i2c_bus_num]->adr) >> 1)) 368080c646dSJean-Christophe PLAGNIOL-VILLARD return -1; 369080c646dSJean-Christophe PLAGNIOL-VILLARD 370080c646dSJean-Christophe PLAGNIOL-VILLARD return i2c_read(chip, 0, 0, NULL, 0); 371080c646dSJean-Christophe PLAGNIOL-VILLARD } 372080c646dSJean-Christophe PLAGNIOL-VILLARD 373080c646dSJean-Christophe PLAGNIOL-VILLARD int i2c_set_bus_num(unsigned int bus) 374080c646dSJean-Christophe PLAGNIOL-VILLARD { 375*c1bce4ffSHeiko Schocher #if defined(CONFIG_I2C_MUX) 376*c1bce4ffSHeiko Schocher if (bus < CONFIG_SYS_MAX_I2C_BUS) { 377*c1bce4ffSHeiko Schocher i2c_bus_num = bus; 378*c1bce4ffSHeiko Schocher } else { 379*c1bce4ffSHeiko Schocher int ret; 380*c1bce4ffSHeiko Schocher 381*c1bce4ffSHeiko Schocher ret = i2x_mux_select_mux(bus); 382*c1bce4ffSHeiko Schocher if (ret) 383*c1bce4ffSHeiko Schocher return ret; 384*c1bce4ffSHeiko Schocher i2c_bus_num = 0; 385*c1bce4ffSHeiko Schocher } 386*c1bce4ffSHeiko Schocher i2c_bus_num_mux = bus; 387*c1bce4ffSHeiko Schocher #else 3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_I2C2_OFFSET 389080c646dSJean-Christophe PLAGNIOL-VILLARD if (bus > 1) { 390080c646dSJean-Christophe PLAGNIOL-VILLARD #else 391080c646dSJean-Christophe PLAGNIOL-VILLARD if (bus > 0) { 392080c646dSJean-Christophe PLAGNIOL-VILLARD #endif 393080c646dSJean-Christophe PLAGNIOL-VILLARD return -1; 394080c646dSJean-Christophe PLAGNIOL-VILLARD } 395080c646dSJean-Christophe PLAGNIOL-VILLARD 396080c646dSJean-Christophe PLAGNIOL-VILLARD i2c_bus_num = bus; 397*c1bce4ffSHeiko Schocher #endif 398080c646dSJean-Christophe PLAGNIOL-VILLARD return 0; 399080c646dSJean-Christophe PLAGNIOL-VILLARD } 400080c646dSJean-Christophe PLAGNIOL-VILLARD 401080c646dSJean-Christophe PLAGNIOL-VILLARD int i2c_set_bus_speed(unsigned int speed) 402080c646dSJean-Christophe PLAGNIOL-VILLARD { 403d8c82db4STimur Tabi unsigned int i2c_clk = (i2c_bus_num == 1) ? gd->i2c2_clk : gd->i2c1_clk; 404d8c82db4STimur Tabi 405d8c82db4STimur Tabi writeb(0, &i2c_dev[i2c_bus_num]->cr); /* stop controller */ 406d8c82db4STimur Tabi i2c_bus_speed[i2c_bus_num] = 407d8c82db4STimur Tabi set_i2c_bus_speed(i2c_dev[i2c_bus_num], i2c_clk, speed); 408d8c82db4STimur Tabi writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr); /* start controller */ 409d8c82db4STimur Tabi 410d8c82db4STimur Tabi return 0; 411080c646dSJean-Christophe PLAGNIOL-VILLARD } 412080c646dSJean-Christophe PLAGNIOL-VILLARD 413080c646dSJean-Christophe PLAGNIOL-VILLARD unsigned int i2c_get_bus_num(void) 414080c646dSJean-Christophe PLAGNIOL-VILLARD { 415*c1bce4ffSHeiko Schocher #if defined(CONFIG_I2C_MUX) 416*c1bce4ffSHeiko Schocher return i2c_bus_num_mux; 417*c1bce4ffSHeiko Schocher #else 418080c646dSJean-Christophe PLAGNIOL-VILLARD return i2c_bus_num; 419*c1bce4ffSHeiko Schocher #endif 420080c646dSJean-Christophe PLAGNIOL-VILLARD } 421080c646dSJean-Christophe PLAGNIOL-VILLARD 422080c646dSJean-Christophe PLAGNIOL-VILLARD unsigned int i2c_get_bus_speed(void) 423080c646dSJean-Christophe PLAGNIOL-VILLARD { 424d8c82db4STimur Tabi return i2c_bus_speed[i2c_bus_num]; 425080c646dSJean-Christophe PLAGNIOL-VILLARD } 426d8c82db4STimur Tabi 427080c646dSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_HARD_I2C */ 428