xref: /openbmc/u-boot/drivers/gpio/zynq_gpio.c (revision 188ebc7b594841b6e05ece4690a01517b4136cdd)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2d37c6288SAndrea Scian /*
3d37c6288SAndrea Scian  * Xilinx Zynq GPIO device driver
4d37c6288SAndrea Scian  *
5d37c6288SAndrea Scian  * Copyright (C) 2015 DAVE Embedded Systems <devel@dave.eu>
6d37c6288SAndrea Scian  *
7d37c6288SAndrea Scian  * Most of code taken from linux kernel driver (linux/drivers/gpio/gpio-zynq.c)
8d37c6288SAndrea Scian  * Copyright (C) 2009 - 2014 Xilinx, Inc.
9d37c6288SAndrea Scian  */
10d37c6288SAndrea Scian 
11d37c6288SAndrea Scian #include <common.h>
12d37c6288SAndrea Scian #include <asm/gpio.h>
13d37c6288SAndrea Scian #include <asm/io.h>
141221ce45SMasahiro Yamada #include <linux/errno.h>
1568c7026eSSiva Durga Prasad Paladugu #include <dm.h>
1668c7026eSSiva Durga Prasad Paladugu #include <fdtdec.h>
1768c7026eSSiva Durga Prasad Paladugu 
18f17abcaeSSiva Durga Prasad Paladugu /* Maximum banks */
19f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_MAX_BANK	4
20f17abcaeSSiva Durga Prasad Paladugu 
21f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK0_NGPIO	32
22f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK1_NGPIO	22
23f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK2_NGPIO	32
24f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK3_NGPIO	32
25f17abcaeSSiva Durga Prasad Paladugu 
26f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_NR_GPIOS	(ZYNQ_GPIO_BANK0_NGPIO + \
27f17abcaeSSiva Durga Prasad Paladugu 				 ZYNQ_GPIO_BANK1_NGPIO + \
28f17abcaeSSiva Durga Prasad Paladugu 				 ZYNQ_GPIO_BANK2_NGPIO + \
29f17abcaeSSiva Durga Prasad Paladugu 				 ZYNQ_GPIO_BANK3_NGPIO)
30f17abcaeSSiva Durga Prasad Paladugu 
31404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_MAX_BANK	6
32404a00c7SSiva Durga Prasad Paladugu 
33404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_BANK0_NGPIO	26
34404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_BANK1_NGPIO	26
35404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_BANK2_NGPIO	26
36404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_BANK3_NGPIO	32
37404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_BANK4_NGPIO	32
38404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_BANK5_NGPIO	32
39404a00c7SSiva Durga Prasad Paladugu 
40404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_NR_GPIOS	174
41404a00c7SSiva Durga Prasad Paladugu 
42404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK0_PIN_MIN(str)	0
43404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK0_PIN_MAX(str)	(ZYNQ_GPIO_BANK0_PIN_MIN(str) + \
44404a00c7SSiva Durga Prasad Paladugu 					ZYNQ##str##_GPIO_BANK0_NGPIO - 1)
45404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK1_PIN_MIN(str)	(ZYNQ_GPIO_BANK0_PIN_MAX(str) + 1)
46404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK1_PIN_MAX(str)	(ZYNQ_GPIO_BANK1_PIN_MIN(str) + \
47404a00c7SSiva Durga Prasad Paladugu 					ZYNQ##str##_GPIO_BANK1_NGPIO - 1)
48404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK2_PIN_MIN(str)	(ZYNQ_GPIO_BANK1_PIN_MAX(str) + 1)
49404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK2_PIN_MAX(str)	(ZYNQ_GPIO_BANK2_PIN_MIN(str) + \
50404a00c7SSiva Durga Prasad Paladugu 					ZYNQ##str##_GPIO_BANK2_NGPIO - 1)
51404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK3_PIN_MIN(str)	(ZYNQ_GPIO_BANK2_PIN_MAX(str) + 1)
52404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK3_PIN_MAX(str)	(ZYNQ_GPIO_BANK3_PIN_MIN(str) + \
53404a00c7SSiva Durga Prasad Paladugu 					ZYNQ##str##_GPIO_BANK3_NGPIO - 1)
54404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK4_PIN_MIN(str)	(ZYNQ_GPIO_BANK3_PIN_MAX(str) + 1)
55404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK4_PIN_MAX(str)	(ZYNQ_GPIO_BANK4_PIN_MIN(str) + \
56404a00c7SSiva Durga Prasad Paladugu 					ZYNQ##str##_GPIO_BANK4_NGPIO - 1)
57404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK5_PIN_MIN(str)	(ZYNQ_GPIO_BANK4_PIN_MAX(str) + 1)
58404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK5_PIN_MAX(str)	(ZYNQ_GPIO_BANK5_PIN_MIN(str) + \
59404a00c7SSiva Durga Prasad Paladugu 					ZYNQ##str##_GPIO_BANK5_NGPIO - 1)
60f17abcaeSSiva Durga Prasad Paladugu 
61f17abcaeSSiva Durga Prasad Paladugu /* Register offsets for the GPIO device */
62f17abcaeSSiva Durga Prasad Paladugu /* LSW Mask & Data -WO */
63f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_DATA_LSW_OFFSET(BANK)	(0x000 + (8 * BANK))
64f17abcaeSSiva Durga Prasad Paladugu /* MSW Mask & Data -WO */
65f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_DATA_MSW_OFFSET(BANK)	(0x004 + (8 * BANK))
66f17abcaeSSiva Durga Prasad Paladugu /* Data Register-RW */
67f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_DATA_RO_OFFSET(BANK)	(0x060 + (4 * BANK))
68f17abcaeSSiva Durga Prasad Paladugu /* Direction mode reg-RW */
69f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_DIRM_OFFSET(BANK)	(0x204 + (0x40 * BANK))
70f17abcaeSSiva Durga Prasad Paladugu /* Output enable reg-RW */
71f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_OUTEN_OFFSET(BANK)	(0x208 + (0x40 * BANK))
72f17abcaeSSiva Durga Prasad Paladugu /* Interrupt mask reg-RO */
73f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_INTMASK_OFFSET(BANK)	(0x20C + (0x40 * BANK))
74f17abcaeSSiva Durga Prasad Paladugu /* Interrupt enable reg-WO */
75f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_INTEN_OFFSET(BANK)	(0x210 + (0x40 * BANK))
76f17abcaeSSiva Durga Prasad Paladugu /* Interrupt disable reg-WO */
77f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_INTDIS_OFFSET(BANK)	(0x214 + (0x40 * BANK))
78f17abcaeSSiva Durga Prasad Paladugu /* Interrupt status reg-RO */
79f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_INTSTS_OFFSET(BANK)	(0x218 + (0x40 * BANK))
80f17abcaeSSiva Durga Prasad Paladugu /* Interrupt type reg-RW */
81f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_INTTYPE_OFFSET(BANK)	(0x21C + (0x40 * BANK))
82f17abcaeSSiva Durga Prasad Paladugu /* Interrupt polarity reg-RW */
83f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_INTPOL_OFFSET(BANK)	(0x220 + (0x40 * BANK))
84f17abcaeSSiva Durga Prasad Paladugu /* Interrupt on any, reg-RW */
85f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_INTANY_OFFSET(BANK)	(0x224 + (0x40 * BANK))
86f17abcaeSSiva Durga Prasad Paladugu 
87f17abcaeSSiva Durga Prasad Paladugu /* Disable all interrupts mask */
88f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_IXR_DISABLE_ALL	0xFFFFFFFF
89f17abcaeSSiva Durga Prasad Paladugu 
90f17abcaeSSiva Durga Prasad Paladugu /* Mid pin number of a bank */
91f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_MID_PIN_NUM 16
92f17abcaeSSiva Durga Prasad Paladugu 
93f17abcaeSSiva Durga Prasad Paladugu /* GPIO upper 16 bit mask */
94f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_UPPER_MASK 0xFFFF0000
95f17abcaeSSiva Durga Prasad Paladugu 
960f072573SVipul Kumar struct zynq_gpio_platdata {
9768c7026eSSiva Durga Prasad Paladugu 	phys_addr_t base;
98404a00c7SSiva Durga Prasad Paladugu 	const struct zynq_platform_data *p_data;
99404a00c7SSiva Durga Prasad Paladugu };
100404a00c7SSiva Durga Prasad Paladugu 
101404a00c7SSiva Durga Prasad Paladugu /**
102404a00c7SSiva Durga Prasad Paladugu  * struct zynq_platform_data -  zynq gpio platform data structure
103404a00c7SSiva Durga Prasad Paladugu  * @label:	string to store in gpio->label
104404a00c7SSiva Durga Prasad Paladugu  * @ngpio:	max number of gpio pins
105404a00c7SSiva Durga Prasad Paladugu  * @max_bank:	maximum number of gpio banks
106404a00c7SSiva Durga Prasad Paladugu  * @bank_min:	this array represents bank's min pin
107404a00c7SSiva Durga Prasad Paladugu  * @bank_max:	this array represents bank's max pin
108404a00c7SSiva Durga Prasad Paladugu  */
109404a00c7SSiva Durga Prasad Paladugu struct zynq_platform_data {
110404a00c7SSiva Durga Prasad Paladugu 	const char *label;
111404a00c7SSiva Durga Prasad Paladugu 	u16 ngpio;
11201fcf01eSMichal Simek 	u32 max_bank;
11301fcf01eSMichal Simek 	u32 bank_min[ZYNQMP_GPIO_MAX_BANK];
11401fcf01eSMichal Simek 	u32 bank_max[ZYNQMP_GPIO_MAX_BANK];
115404a00c7SSiva Durga Prasad Paladugu };
116404a00c7SSiva Durga Prasad Paladugu 
117404a00c7SSiva Durga Prasad Paladugu static const struct zynq_platform_data zynqmp_gpio_def = {
118404a00c7SSiva Durga Prasad Paladugu 	.label = "zynqmp_gpio",
119404a00c7SSiva Durga Prasad Paladugu 	.ngpio = ZYNQMP_GPIO_NR_GPIOS,
120404a00c7SSiva Durga Prasad Paladugu 	.max_bank = ZYNQMP_GPIO_MAX_BANK,
121404a00c7SSiva Durga Prasad Paladugu 	.bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(MP),
122404a00c7SSiva Durga Prasad Paladugu 	.bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(MP),
123404a00c7SSiva Durga Prasad Paladugu 	.bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(MP),
124404a00c7SSiva Durga Prasad Paladugu 	.bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(MP),
125404a00c7SSiva Durga Prasad Paladugu 	.bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(MP),
126404a00c7SSiva Durga Prasad Paladugu 	.bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(MP),
127404a00c7SSiva Durga Prasad Paladugu 	.bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(MP),
128404a00c7SSiva Durga Prasad Paladugu 	.bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(MP),
129404a00c7SSiva Durga Prasad Paladugu 	.bank_min[4] = ZYNQ_GPIO_BANK4_PIN_MIN(MP),
130404a00c7SSiva Durga Prasad Paladugu 	.bank_max[4] = ZYNQ_GPIO_BANK4_PIN_MAX(MP),
131404a00c7SSiva Durga Prasad Paladugu 	.bank_min[5] = ZYNQ_GPIO_BANK5_PIN_MIN(MP),
132404a00c7SSiva Durga Prasad Paladugu 	.bank_max[5] = ZYNQ_GPIO_BANK5_PIN_MAX(MP),
133404a00c7SSiva Durga Prasad Paladugu };
134404a00c7SSiva Durga Prasad Paladugu 
135404a00c7SSiva Durga Prasad Paladugu static const struct zynq_platform_data zynq_gpio_def = {
136404a00c7SSiva Durga Prasad Paladugu 	.label = "zynq_gpio",
137404a00c7SSiva Durga Prasad Paladugu 	.ngpio = ZYNQ_GPIO_NR_GPIOS,
138404a00c7SSiva Durga Prasad Paladugu 	.max_bank = ZYNQ_GPIO_MAX_BANK,
139404a00c7SSiva Durga Prasad Paladugu 	.bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(),
140404a00c7SSiva Durga Prasad Paladugu 	.bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(),
141404a00c7SSiva Durga Prasad Paladugu 	.bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(),
142404a00c7SSiva Durga Prasad Paladugu 	.bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(),
143404a00c7SSiva Durga Prasad Paladugu 	.bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(),
144404a00c7SSiva Durga Prasad Paladugu 	.bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(),
145404a00c7SSiva Durga Prasad Paladugu 	.bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(),
146404a00c7SSiva Durga Prasad Paladugu 	.bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(),
14768c7026eSSiva Durga Prasad Paladugu };
14868c7026eSSiva Durga Prasad Paladugu 
149d37c6288SAndrea Scian /**
150d37c6288SAndrea Scian  * zynq_gpio_get_bank_pin - Get the bank number and pin number within that bank
151d37c6288SAndrea Scian  * for a given pin in the GPIO device
152d37c6288SAndrea Scian  * @pin_num:	gpio pin number within the device
153d37c6288SAndrea Scian  * @bank_num:	an output parameter used to return the bank number of the gpio
154d37c6288SAndrea Scian  *		pin
155d37c6288SAndrea Scian  * @bank_pin_num: an output parameter used to return pin number within a bank
156d37c6288SAndrea Scian  *		  for the given gpio pin
157d37c6288SAndrea Scian  *
158d37c6288SAndrea Scian  * Returns the bank number and pin offset within the bank.
159d37c6288SAndrea Scian  */
zynq_gpio_get_bank_pin(unsigned int pin_num,unsigned int * bank_num,unsigned int * bank_pin_num,struct udevice * dev)160d37c6288SAndrea Scian static inline void zynq_gpio_get_bank_pin(unsigned int pin_num,
161d37c6288SAndrea Scian 					  unsigned int *bank_num,
162404a00c7SSiva Durga Prasad Paladugu 					  unsigned int *bank_pin_num,
163404a00c7SSiva Durga Prasad Paladugu 					  struct udevice *dev)
164d37c6288SAndrea Scian {
1650f072573SVipul Kumar 	struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
16601fcf01eSMichal Simek 	u32 bank;
167404a00c7SSiva Durga Prasad Paladugu 
1680f072573SVipul Kumar 	for (bank = 0; bank < platdata->p_data->max_bank; bank++) {
1690f072573SVipul Kumar 		if (pin_num >= platdata->p_data->bank_min[bank] &&
1700f072573SVipul Kumar 		    pin_num <= platdata->p_data->bank_max[bank]) {
171404a00c7SSiva Durga Prasad Paladugu 			*bank_num = bank;
172404a00c7SSiva Durga Prasad Paladugu 			*bank_pin_num = pin_num -
1730f072573SVipul Kumar 					platdata->p_data->bank_min[bank];
174404a00c7SSiva Durga Prasad Paladugu 			return;
175404a00c7SSiva Durga Prasad Paladugu 		}
176404a00c7SSiva Durga Prasad Paladugu 	}
177404a00c7SSiva Durga Prasad Paladugu 
1780f072573SVipul Kumar 	if (bank >= platdata->p_data->max_bank) {
179946205a8SMichal Simek 		printf("Invalid bank and pin num\n");
180d37c6288SAndrea Scian 		*bank_num = 0;
181d37c6288SAndrea Scian 		*bank_pin_num = 0;
182d37c6288SAndrea Scian 	}
183d37c6288SAndrea Scian }
184d37c6288SAndrea Scian 
gpio_is_valid(unsigned gpio,struct udevice * dev)185404a00c7SSiva Durga Prasad Paladugu static int gpio_is_valid(unsigned gpio, struct udevice *dev)
186d37c6288SAndrea Scian {
1870f072573SVipul Kumar 	struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
188404a00c7SSiva Durga Prasad Paladugu 
1890f072573SVipul Kumar 	return gpio < platdata->p_data->ngpio;
190d37c6288SAndrea Scian }
191d37c6288SAndrea Scian 
check_gpio(unsigned gpio,struct udevice * dev)192404a00c7SSiva Durga Prasad Paladugu static int check_gpio(unsigned gpio, struct udevice *dev)
193d37c6288SAndrea Scian {
194404a00c7SSiva Durga Prasad Paladugu 	if (!gpio_is_valid(gpio, dev)) {
195d37c6288SAndrea Scian 		printf("ERROR : check_gpio: invalid GPIO %d\n", gpio);
196d37c6288SAndrea Scian 		return -1;
197d37c6288SAndrea Scian 	}
198d37c6288SAndrea Scian 	return 0;
199d37c6288SAndrea Scian }
200d37c6288SAndrea Scian 
zynq_gpio_get_value(struct udevice * dev,unsigned gpio)20168c7026eSSiva Durga Prasad Paladugu static int zynq_gpio_get_value(struct udevice *dev, unsigned gpio)
20268c7026eSSiva Durga Prasad Paladugu {
20368c7026eSSiva Durga Prasad Paladugu 	u32 data;
20468c7026eSSiva Durga Prasad Paladugu 	unsigned int bank_num, bank_pin_num;
2050f072573SVipul Kumar 	struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
20668c7026eSSiva Durga Prasad Paladugu 
207404a00c7SSiva Durga Prasad Paladugu 	if (check_gpio(gpio, dev) < 0)
20868c7026eSSiva Durga Prasad Paladugu 		return -1;
20968c7026eSSiva Durga Prasad Paladugu 
210404a00c7SSiva Durga Prasad Paladugu 	zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
21168c7026eSSiva Durga Prasad Paladugu 
2120f072573SVipul Kumar 	data = readl(platdata->base +
21368c7026eSSiva Durga Prasad Paladugu 			     ZYNQ_GPIO_DATA_RO_OFFSET(bank_num));
21468c7026eSSiva Durga Prasad Paladugu 
21568c7026eSSiva Durga Prasad Paladugu 	return (data >> bank_pin_num) & 1;
21668c7026eSSiva Durga Prasad Paladugu }
21768c7026eSSiva Durga Prasad Paladugu 
zynq_gpio_set_value(struct udevice * dev,unsigned gpio,int value)21868c7026eSSiva Durga Prasad Paladugu static int zynq_gpio_set_value(struct udevice *dev, unsigned gpio, int value)
21968c7026eSSiva Durga Prasad Paladugu {
22068c7026eSSiva Durga Prasad Paladugu 	unsigned int reg_offset, bank_num, bank_pin_num;
2210f072573SVipul Kumar 	struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
22268c7026eSSiva Durga Prasad Paladugu 
223404a00c7SSiva Durga Prasad Paladugu 	if (check_gpio(gpio, dev) < 0)
22468c7026eSSiva Durga Prasad Paladugu 		return -1;
22568c7026eSSiva Durga Prasad Paladugu 
226404a00c7SSiva Durga Prasad Paladugu 	zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
22768c7026eSSiva Durga Prasad Paladugu 
22868c7026eSSiva Durga Prasad Paladugu 	if (bank_pin_num >= ZYNQ_GPIO_MID_PIN_NUM) {
22968c7026eSSiva Durga Prasad Paladugu 		/* only 16 data bits in bit maskable reg */
23068c7026eSSiva Durga Prasad Paladugu 		bank_pin_num -= ZYNQ_GPIO_MID_PIN_NUM;
23168c7026eSSiva Durga Prasad Paladugu 		reg_offset = ZYNQ_GPIO_DATA_MSW_OFFSET(bank_num);
23268c7026eSSiva Durga Prasad Paladugu 	} else {
23368c7026eSSiva Durga Prasad Paladugu 		reg_offset = ZYNQ_GPIO_DATA_LSW_OFFSET(bank_num);
23468c7026eSSiva Durga Prasad Paladugu 	}
23568c7026eSSiva Durga Prasad Paladugu 
23668c7026eSSiva Durga Prasad Paladugu 	/*
23768c7026eSSiva Durga Prasad Paladugu 	 * get the 32 bit value to be written to the mask/data register where
23868c7026eSSiva Durga Prasad Paladugu 	 * the upper 16 bits is the mask and lower 16 bits is the data
23968c7026eSSiva Durga Prasad Paladugu 	 */
24068c7026eSSiva Durga Prasad Paladugu 	value = !!value;
24168c7026eSSiva Durga Prasad Paladugu 	value = ~(1 << (bank_pin_num + ZYNQ_GPIO_MID_PIN_NUM)) &
24268c7026eSSiva Durga Prasad Paladugu 		((value << bank_pin_num) | ZYNQ_GPIO_UPPER_MASK);
24368c7026eSSiva Durga Prasad Paladugu 
2440f072573SVipul Kumar 	writel(value, platdata->base + reg_offset);
24568c7026eSSiva Durga Prasad Paladugu 
24668c7026eSSiva Durga Prasad Paladugu 	return 0;
24768c7026eSSiva Durga Prasad Paladugu }
24868c7026eSSiva Durga Prasad Paladugu 
zynq_gpio_direction_input(struct udevice * dev,unsigned gpio)24968c7026eSSiva Durga Prasad Paladugu static int zynq_gpio_direction_input(struct udevice *dev, unsigned gpio)
25068c7026eSSiva Durga Prasad Paladugu {
25168c7026eSSiva Durga Prasad Paladugu 	u32 reg;
25268c7026eSSiva Durga Prasad Paladugu 	unsigned int bank_num, bank_pin_num;
2530f072573SVipul Kumar 	struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
25468c7026eSSiva Durga Prasad Paladugu 
255404a00c7SSiva Durga Prasad Paladugu 	if (check_gpio(gpio, dev) < 0)
25668c7026eSSiva Durga Prasad Paladugu 		return -1;
25768c7026eSSiva Durga Prasad Paladugu 
258404a00c7SSiva Durga Prasad Paladugu 	zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
25968c7026eSSiva Durga Prasad Paladugu 
26068c7026eSSiva Durga Prasad Paladugu 	/* bank 0 pins 7 and 8 are special and cannot be used as inputs */
26168c7026eSSiva Durga Prasad Paladugu 	if (bank_num == 0 && (bank_pin_num == 7 || bank_pin_num == 8))
26268c7026eSSiva Durga Prasad Paladugu 		return -1;
26368c7026eSSiva Durga Prasad Paladugu 
26468c7026eSSiva Durga Prasad Paladugu 	/* clear the bit in direction mode reg to set the pin as input */
2650f072573SVipul Kumar 	reg = readl(platdata->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
26668c7026eSSiva Durga Prasad Paladugu 	reg &= ~BIT(bank_pin_num);
2670f072573SVipul Kumar 	writel(reg, platdata->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
26868c7026eSSiva Durga Prasad Paladugu 
26968c7026eSSiva Durga Prasad Paladugu 	return 0;
27068c7026eSSiva Durga Prasad Paladugu }
27168c7026eSSiva Durga Prasad Paladugu 
zynq_gpio_direction_output(struct udevice * dev,unsigned gpio,int value)27268c7026eSSiva Durga Prasad Paladugu static int zynq_gpio_direction_output(struct udevice *dev, unsigned gpio,
27368c7026eSSiva Durga Prasad Paladugu 				      int value)
27468c7026eSSiva Durga Prasad Paladugu {
27568c7026eSSiva Durga Prasad Paladugu 	u32 reg;
27668c7026eSSiva Durga Prasad Paladugu 	unsigned int bank_num, bank_pin_num;
2770f072573SVipul Kumar 	struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
27868c7026eSSiva Durga Prasad Paladugu 
279404a00c7SSiva Durga Prasad Paladugu 	if (check_gpio(gpio, dev) < 0)
28068c7026eSSiva Durga Prasad Paladugu 		return -1;
28168c7026eSSiva Durga Prasad Paladugu 
282404a00c7SSiva Durga Prasad Paladugu 	zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
28368c7026eSSiva Durga Prasad Paladugu 
28468c7026eSSiva Durga Prasad Paladugu 	/* set the GPIO pin as output */
2850f072573SVipul Kumar 	reg = readl(platdata->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
28668c7026eSSiva Durga Prasad Paladugu 	reg |= BIT(bank_pin_num);
2870f072573SVipul Kumar 	writel(reg, platdata->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
28868c7026eSSiva Durga Prasad Paladugu 
28968c7026eSSiva Durga Prasad Paladugu 	/* configure the output enable reg for the pin */
2900f072573SVipul Kumar 	reg = readl(platdata->base + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
29168c7026eSSiva Durga Prasad Paladugu 	reg |= BIT(bank_pin_num);
2920f072573SVipul Kumar 	writel(reg, platdata->base + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
29368c7026eSSiva Durga Prasad Paladugu 
29468c7026eSSiva Durga Prasad Paladugu 	/* set the state of the pin */
29568c7026eSSiva Durga Prasad Paladugu 	gpio_set_value(gpio, value);
29668c7026eSSiva Durga Prasad Paladugu 	return 0;
29768c7026eSSiva Durga Prasad Paladugu }
29868c7026eSSiva Durga Prasad Paladugu 
zynq_gpio_get_function(struct udevice * dev,unsigned offset)299a6b9587bSMichal Simek static int zynq_gpio_get_function(struct udevice *dev, unsigned offset)
300a6b9587bSMichal Simek {
301a6b9587bSMichal Simek 	u32 reg;
302a6b9587bSMichal Simek 	unsigned int bank_num, bank_pin_num;
3030f072573SVipul Kumar 	struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
304a6b9587bSMichal Simek 
305a6b9587bSMichal Simek 	if (check_gpio(offset, dev) < 0)
306a6b9587bSMichal Simek 		return -1;
307a6b9587bSMichal Simek 
308a6b9587bSMichal Simek 	zynq_gpio_get_bank_pin(offset, &bank_num, &bank_pin_num, dev);
309a6b9587bSMichal Simek 
310a6b9587bSMichal Simek 	/* set the GPIO pin as output */
3110f072573SVipul Kumar 	reg = readl(platdata->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
312a6b9587bSMichal Simek 	reg &= BIT(bank_pin_num);
313a6b9587bSMichal Simek 	if (reg)
314a6b9587bSMichal Simek 		return GPIOF_OUTPUT;
315a6b9587bSMichal Simek 	else
316a6b9587bSMichal Simek 		return GPIOF_INPUT;
317a6b9587bSMichal Simek }
318a6b9587bSMichal Simek 
31968c7026eSSiva Durga Prasad Paladugu static const struct dm_gpio_ops gpio_zynq_ops = {
32068c7026eSSiva Durga Prasad Paladugu 	.direction_input	= zynq_gpio_direction_input,
32168c7026eSSiva Durga Prasad Paladugu 	.direction_output	= zynq_gpio_direction_output,
32268c7026eSSiva Durga Prasad Paladugu 	.get_value		= zynq_gpio_get_value,
32368c7026eSSiva Durga Prasad Paladugu 	.set_value		= zynq_gpio_set_value,
324a6b9587bSMichal Simek 	.get_function		= zynq_gpio_get_function,
32568c7026eSSiva Durga Prasad Paladugu };
32668c7026eSSiva Durga Prasad Paladugu 
327404a00c7SSiva Durga Prasad Paladugu static const struct udevice_id zynq_gpio_ids[] = {
328404a00c7SSiva Durga Prasad Paladugu 	{ .compatible = "xlnx,zynq-gpio-1.0",
329404a00c7SSiva Durga Prasad Paladugu 	  .data = (ulong)&zynq_gpio_def},
330404a00c7SSiva Durga Prasad Paladugu 	{ .compatible = "xlnx,zynqmp-gpio-1.0",
331404a00c7SSiva Durga Prasad Paladugu 	  .data = (ulong)&zynqmp_gpio_def},
332404a00c7SSiva Durga Prasad Paladugu 	{ }
333404a00c7SSiva Durga Prasad Paladugu };
334404a00c7SSiva Durga Prasad Paladugu 
zynq_gpio_probe(struct udevice * dev)33568c7026eSSiva Durga Prasad Paladugu static int zynq_gpio_probe(struct udevice *dev)
33668c7026eSSiva Durga Prasad Paladugu {
3370f072573SVipul Kumar 	struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
338404a00c7SSiva Durga Prasad Paladugu 	struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
339*312dd1c5SMichal Simek 	const void *label_ptr;
340404a00c7SSiva Durga Prasad Paladugu 
341*312dd1c5SMichal Simek 	label_ptr = dev_read_prop(dev, "label", NULL);
342*312dd1c5SMichal Simek 	if (label_ptr) {
343*312dd1c5SMichal Simek 		uc_priv->bank_name = strdup(label_ptr);
344*312dd1c5SMichal Simek 		if (!uc_priv->bank_name)
345*312dd1c5SMichal Simek 			return -ENOMEM;
346*312dd1c5SMichal Simek 	} else {
3470d6fabb8SMichal Simek 		uc_priv->bank_name = dev->name;
348*312dd1c5SMichal Simek 	}
3490d6fabb8SMichal Simek 
3500f072573SVipul Kumar 	if (platdata->p_data)
3510f072573SVipul Kumar 		uc_priv->gpio_count = platdata->p_data->ngpio;
352404a00c7SSiva Durga Prasad Paladugu 
353404a00c7SSiva Durga Prasad Paladugu 	return 0;
354404a00c7SSiva Durga Prasad Paladugu }
355404a00c7SSiva Durga Prasad Paladugu 
zynq_gpio_ofdata_to_platdata(struct udevice * dev)356404a00c7SSiva Durga Prasad Paladugu static int zynq_gpio_ofdata_to_platdata(struct udevice *dev)
357404a00c7SSiva Durga Prasad Paladugu {
3580f072573SVipul Kumar 	struct zynq_gpio_platdata *platdata = dev_get_platdata(dev);
35968c7026eSSiva Durga Prasad Paladugu 
3600f072573SVipul Kumar 	platdata->base = (phys_addr_t)dev_read_addr(dev);
36168c7026eSSiva Durga Prasad Paladugu 
3620f072573SVipul Kumar 	platdata->p_data =
3630f072573SVipul Kumar 		(struct zynq_platform_data *)dev_get_driver_data(dev);
3640df9bea4SMichal Simek 
36568c7026eSSiva Durga Prasad Paladugu 	return 0;
36668c7026eSSiva Durga Prasad Paladugu }
36768c7026eSSiva Durga Prasad Paladugu 
36868c7026eSSiva Durga Prasad Paladugu U_BOOT_DRIVER(gpio_zynq) = {
36968c7026eSSiva Durga Prasad Paladugu 	.name	= "gpio_zynq",
37068c7026eSSiva Durga Prasad Paladugu 	.id	= UCLASS_GPIO,
37168c7026eSSiva Durga Prasad Paladugu 	.ops	= &gpio_zynq_ops,
37268c7026eSSiva Durga Prasad Paladugu 	.of_match = zynq_gpio_ids,
37368c7026eSSiva Durga Prasad Paladugu 	.ofdata_to_platdata = zynq_gpio_ofdata_to_platdata,
37468c7026eSSiva Durga Prasad Paladugu 	.probe	= zynq_gpio_probe,
3750f072573SVipul Kumar 	.platdata_auto_alloc_size = sizeof(struct zynq_gpio_platdata),
37668c7026eSSiva Durga Prasad Paladugu };
377