xref: /openbmc/u-boot/drivers/gpio/tegra186_gpio.c (revision 1d6edcbfed2af33c748f2beb399810a0441888da)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0
2074a1fddSStephen Warren /*
3074a1fddSStephen Warren  * Copyright (c) 2010-2016, NVIDIA CORPORATION.
4074a1fddSStephen Warren  * (based on tegra_gpio.c)
5074a1fddSStephen Warren  */
6074a1fddSStephen Warren 
7074a1fddSStephen Warren #include <common.h>
8074a1fddSStephen Warren #include <dm.h>
9074a1fddSStephen Warren #include <malloc.h>
10074a1fddSStephen Warren #include <errno.h>
11074a1fddSStephen Warren #include <fdtdec.h>
12074a1fddSStephen Warren #include <asm/io.h>
13074a1fddSStephen Warren #include <asm/bitops.h>
14074a1fddSStephen Warren #include <asm/gpio.h>
15074a1fddSStephen Warren #include <dm/device-internal.h>
16074a1fddSStephen Warren #include <dt-bindings/gpio/gpio.h>
17074a1fddSStephen Warren #include "tegra186_gpio_priv.h"
18074a1fddSStephen Warren 
19074a1fddSStephen Warren struct tegra186_gpio_port_data {
20074a1fddSStephen Warren 	const char *name;
21074a1fddSStephen Warren 	uint32_t offset;
22074a1fddSStephen Warren };
23074a1fddSStephen Warren 
24074a1fddSStephen Warren struct tegra186_gpio_ctlr_data {
25074a1fddSStephen Warren 	const struct tegra186_gpio_port_data *ports;
26074a1fddSStephen Warren 	uint32_t port_count;
27074a1fddSStephen Warren };
28074a1fddSStephen Warren 
29074a1fddSStephen Warren struct tegra186_gpio_platdata {
30074a1fddSStephen Warren 	const char *name;
31074a1fddSStephen Warren 	uint32_t *regs;
32074a1fddSStephen Warren };
33074a1fddSStephen Warren 
tegra186_gpio_reg(struct udevice * dev,uint32_t reg,uint32_t gpio)34074a1fddSStephen Warren static uint32_t *tegra186_gpio_reg(struct udevice *dev, uint32_t reg,
35074a1fddSStephen Warren 				   uint32_t gpio)
36074a1fddSStephen Warren {
37074a1fddSStephen Warren 	struct tegra186_gpio_platdata *plat = dev->platdata;
38074a1fddSStephen Warren 	uint32_t index = (reg + (gpio * TEGRA186_GPIO_PER_GPIO_STRIDE)) / 4;
39074a1fddSStephen Warren 
40074a1fddSStephen Warren 	return &(plat->regs[index]);
41074a1fddSStephen Warren }
42074a1fddSStephen Warren 
tegra186_gpio_set_out(struct udevice * dev,unsigned offset,bool output)43074a1fddSStephen Warren static int tegra186_gpio_set_out(struct udevice *dev, unsigned offset,
44074a1fddSStephen Warren 				 bool output)
45074a1fddSStephen Warren {
46074a1fddSStephen Warren 	uint32_t *reg;
47074a1fddSStephen Warren 	uint32_t rval;
48074a1fddSStephen Warren 
49074a1fddSStephen Warren 	reg = tegra186_gpio_reg(dev, TEGRA186_GPIO_OUTPUT_CONTROL, offset);
50074a1fddSStephen Warren 	rval = readl(reg);
51074a1fddSStephen Warren 	if (output)
52074a1fddSStephen Warren 		rval &= ~TEGRA186_GPIO_OUTPUT_CONTROL_FLOATED;
53074a1fddSStephen Warren 	else
54074a1fddSStephen Warren 		rval |= TEGRA186_GPIO_OUTPUT_CONTROL_FLOATED;
55074a1fddSStephen Warren 	writel(rval, reg);
56074a1fddSStephen Warren 
57074a1fddSStephen Warren 	reg = tegra186_gpio_reg(dev, TEGRA186_GPIO_ENABLE_CONFIG, offset);
58074a1fddSStephen Warren 	rval = readl(reg);
59074a1fddSStephen Warren 	if (output)
60074a1fddSStephen Warren 		rval |= TEGRA186_GPIO_ENABLE_CONFIG_OUT;
61074a1fddSStephen Warren 	else
62074a1fddSStephen Warren 		rval &= ~TEGRA186_GPIO_ENABLE_CONFIG_OUT;
63074a1fddSStephen Warren 	rval |= TEGRA186_GPIO_ENABLE_CONFIG_ENABLE;
64074a1fddSStephen Warren 	writel(rval, reg);
65074a1fddSStephen Warren 
66074a1fddSStephen Warren 	return 0;
67074a1fddSStephen Warren }
68074a1fddSStephen Warren 
tegra186_gpio_set_val(struct udevice * dev,unsigned offset,bool val)69074a1fddSStephen Warren static int tegra186_gpio_set_val(struct udevice *dev, unsigned offset, bool val)
70074a1fddSStephen Warren {
71074a1fddSStephen Warren 	uint32_t *reg;
72074a1fddSStephen Warren 	uint32_t rval;
73074a1fddSStephen Warren 
74074a1fddSStephen Warren 	reg = tegra186_gpio_reg(dev, TEGRA186_GPIO_OUTPUT_VALUE, offset);
75074a1fddSStephen Warren 	rval = readl(reg);
76074a1fddSStephen Warren 	if (val)
77074a1fddSStephen Warren 		rval |= TEGRA186_GPIO_OUTPUT_VALUE_HIGH;
78074a1fddSStephen Warren 	else
79074a1fddSStephen Warren 		rval &= ~TEGRA186_GPIO_OUTPUT_VALUE_HIGH;
80074a1fddSStephen Warren 	writel(rval, reg);
81074a1fddSStephen Warren 
82074a1fddSStephen Warren 	return 0;
83074a1fddSStephen Warren }
84074a1fddSStephen Warren 
tegra186_gpio_direction_input(struct udevice * dev,unsigned offset)85074a1fddSStephen Warren static int tegra186_gpio_direction_input(struct udevice *dev, unsigned offset)
86074a1fddSStephen Warren {
87074a1fddSStephen Warren 	return tegra186_gpio_set_out(dev, offset, false);
88074a1fddSStephen Warren }
89074a1fddSStephen Warren 
tegra186_gpio_direction_output(struct udevice * dev,unsigned offset,int value)90074a1fddSStephen Warren static int tegra186_gpio_direction_output(struct udevice *dev, unsigned offset,
91074a1fddSStephen Warren 				       int value)
92074a1fddSStephen Warren {
93074a1fddSStephen Warren 	int ret;
94074a1fddSStephen Warren 
95074a1fddSStephen Warren 	ret = tegra186_gpio_set_val(dev, offset, value != 0);
96074a1fddSStephen Warren 	if (ret)
97074a1fddSStephen Warren 		return ret;
98074a1fddSStephen Warren 	return tegra186_gpio_set_out(dev, offset, true);
99074a1fddSStephen Warren }
100074a1fddSStephen Warren 
tegra186_gpio_get_value(struct udevice * dev,unsigned offset)101074a1fddSStephen Warren static int tegra186_gpio_get_value(struct udevice *dev, unsigned offset)
102074a1fddSStephen Warren {
103074a1fddSStephen Warren 	uint32_t *reg;
104074a1fddSStephen Warren 	uint32_t rval;
105074a1fddSStephen Warren 
106074a1fddSStephen Warren 	reg = tegra186_gpio_reg(dev, TEGRA186_GPIO_ENABLE_CONFIG, offset);
107074a1fddSStephen Warren 	rval = readl(reg);
108074a1fddSStephen Warren 
109074a1fddSStephen Warren 	if (rval & TEGRA186_GPIO_ENABLE_CONFIG_OUT)
110074a1fddSStephen Warren 		reg = tegra186_gpio_reg(dev, TEGRA186_GPIO_OUTPUT_VALUE,
111074a1fddSStephen Warren 					offset);
112074a1fddSStephen Warren 	else
113074a1fddSStephen Warren 		reg = tegra186_gpio_reg(dev, TEGRA186_GPIO_INPUT, offset);
114074a1fddSStephen Warren 
115074a1fddSStephen Warren 	rval = readl(reg);
116074a1fddSStephen Warren 	return !!rval;
117074a1fddSStephen Warren }
118074a1fddSStephen Warren 
tegra186_gpio_set_value(struct udevice * dev,unsigned offset,int value)119074a1fddSStephen Warren static int tegra186_gpio_set_value(struct udevice *dev, unsigned offset,
120074a1fddSStephen Warren 				   int value)
121074a1fddSStephen Warren {
122074a1fddSStephen Warren 	return tegra186_gpio_set_val(dev, offset, value != 0);
123074a1fddSStephen Warren }
124074a1fddSStephen Warren 
tegra186_gpio_get_function(struct udevice * dev,unsigned offset)125074a1fddSStephen Warren static int tegra186_gpio_get_function(struct udevice *dev, unsigned offset)
126074a1fddSStephen Warren {
127074a1fddSStephen Warren 	uint32_t *reg;
128074a1fddSStephen Warren 	uint32_t rval;
129074a1fddSStephen Warren 
130074a1fddSStephen Warren 	reg = tegra186_gpio_reg(dev, TEGRA186_GPIO_ENABLE_CONFIG, offset);
131074a1fddSStephen Warren 	rval = readl(reg);
132074a1fddSStephen Warren 	if (rval & TEGRA186_GPIO_ENABLE_CONFIG_OUT)
133074a1fddSStephen Warren 		return GPIOF_OUTPUT;
134074a1fddSStephen Warren 	else
135074a1fddSStephen Warren 		return GPIOF_INPUT;
136074a1fddSStephen Warren }
137074a1fddSStephen Warren 
tegra186_gpio_xlate(struct udevice * dev,struct gpio_desc * desc,struct ofnode_phandle_args * args)138074a1fddSStephen Warren static int tegra186_gpio_xlate(struct udevice *dev, struct gpio_desc *desc,
1393a57123eSSimon Glass 			       struct ofnode_phandle_args *args)
140074a1fddSStephen Warren {
141074a1fddSStephen Warren 	int gpio, port, ret;
142074a1fddSStephen Warren 
143074a1fddSStephen Warren 	gpio = args->args[0];
144074a1fddSStephen Warren 	port = gpio / TEGRA186_GPIO_PER_GPIO_COUNT;
145074a1fddSStephen Warren 	ret = device_get_child(dev, port, &desc->dev);
146074a1fddSStephen Warren 	if (ret)
147074a1fddSStephen Warren 		return ret;
148074a1fddSStephen Warren 	desc->offset = gpio % TEGRA186_GPIO_PER_GPIO_COUNT;
149074a1fddSStephen Warren 	desc->flags = args->args[1] & GPIO_ACTIVE_LOW ? GPIOD_ACTIVE_LOW : 0;
150074a1fddSStephen Warren 
151074a1fddSStephen Warren 	return 0;
152074a1fddSStephen Warren }
153074a1fddSStephen Warren 
154074a1fddSStephen Warren static const struct dm_gpio_ops tegra186_gpio_ops = {
155074a1fddSStephen Warren 	.direction_input	= tegra186_gpio_direction_input,
156074a1fddSStephen Warren 	.direction_output	= tegra186_gpio_direction_output,
157074a1fddSStephen Warren 	.get_value		= tegra186_gpio_get_value,
158074a1fddSStephen Warren 	.set_value		= tegra186_gpio_set_value,
159074a1fddSStephen Warren 	.get_function		= tegra186_gpio_get_function,
160074a1fddSStephen Warren 	.xlate			= tegra186_gpio_xlate,
161074a1fddSStephen Warren };
162074a1fddSStephen Warren 
163074a1fddSStephen Warren /**
164074a1fddSStephen Warren  * We have a top-level GPIO device with no actual GPIOs. It has a child device
165074a1fddSStephen Warren  * for each port within the controller.
166074a1fddSStephen Warren  */
tegra186_gpio_bind(struct udevice * parent)167074a1fddSStephen Warren static int tegra186_gpio_bind(struct udevice *parent)
168074a1fddSStephen Warren {
169074a1fddSStephen Warren 	struct tegra186_gpio_platdata *parent_plat = parent->platdata;
170074a1fddSStephen Warren 	struct tegra186_gpio_ctlr_data *ctlr_data =
171074a1fddSStephen Warren 		(struct tegra186_gpio_ctlr_data *)dev_get_driver_data(parent);
172074a1fddSStephen Warren 	uint32_t *regs;
173074a1fddSStephen Warren 	int port, ret;
174074a1fddSStephen Warren 
175074a1fddSStephen Warren 	/* If this is a child device, there is nothing to do here */
176074a1fddSStephen Warren 	if (parent_plat)
177074a1fddSStephen Warren 		return 0;
178074a1fddSStephen Warren 
179a821c4afSSimon Glass 	regs = (uint32_t *)devfdt_get_addr_name(parent, "gpio");
180074a1fddSStephen Warren 	if (regs == (uint32_t *)FDT_ADDR_T_NONE)
1817c84319aSSimon Glass 		return -EINVAL;
182074a1fddSStephen Warren 
183074a1fddSStephen Warren 	for (port = 0; port < ctlr_data->port_count; port++) {
184074a1fddSStephen Warren 		struct tegra186_gpio_platdata *plat;
185074a1fddSStephen Warren 		struct udevice *dev;
186074a1fddSStephen Warren 
187074a1fddSStephen Warren 		plat = calloc(1, sizeof(*plat));
188074a1fddSStephen Warren 		if (!plat)
189074a1fddSStephen Warren 			return -ENOMEM;
190074a1fddSStephen Warren 		plat->name = ctlr_data->ports[port].name;
191074a1fddSStephen Warren 		plat->regs = &(regs[ctlr_data->ports[port].offset / 4]);
192074a1fddSStephen Warren 
193074a1fddSStephen Warren 		ret = device_bind(parent, parent->driver, plat->name, plat,
194074a1fddSStephen Warren 				  -1, &dev);
195074a1fddSStephen Warren 		if (ret)
196074a1fddSStephen Warren 			return ret;
197e160f7d4SSimon Glass 		dev_set_of_offset(dev, dev_of_offset(parent));
198074a1fddSStephen Warren 	}
199074a1fddSStephen Warren 
200074a1fddSStephen Warren 	return 0;
201074a1fddSStephen Warren }
202074a1fddSStephen Warren 
tegra186_gpio_probe(struct udevice * dev)203074a1fddSStephen Warren static int tegra186_gpio_probe(struct udevice *dev)
204074a1fddSStephen Warren {
205074a1fddSStephen Warren 	struct tegra186_gpio_platdata *plat = dev->platdata;
206074a1fddSStephen Warren 	struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
207074a1fddSStephen Warren 
208074a1fddSStephen Warren 	/* Only child devices have ports */
209074a1fddSStephen Warren 	if (!plat)
210074a1fddSStephen Warren 		return 0;
211074a1fddSStephen Warren 
212074a1fddSStephen Warren 	uc_priv->gpio_count = TEGRA186_GPIO_PER_GPIO_COUNT;
213074a1fddSStephen Warren 	uc_priv->bank_name = plat->name;
214074a1fddSStephen Warren 
215074a1fddSStephen Warren 	return 0;
216074a1fddSStephen Warren }
217074a1fddSStephen Warren 
218074a1fddSStephen Warren static const struct tegra186_gpio_port_data tegra186_gpio_main_ports[] = {
219074a1fddSStephen Warren 	{"A",  0x2000},
220074a1fddSStephen Warren 	{"B",  0x3000},
221074a1fddSStephen Warren 	{"C",  0x3200},
222074a1fddSStephen Warren 	{"D",  0x3400},
223074a1fddSStephen Warren 	{"E",  0x2200},
224074a1fddSStephen Warren 	{"F",  0x2400},
225074a1fddSStephen Warren 	{"G",  0x4200},
226074a1fddSStephen Warren 	{"H",  0x1000},
227074a1fddSStephen Warren 	{"I",  0x0800},
228074a1fddSStephen Warren 	{"J",  0x5000},
229074a1fddSStephen Warren 	{"K",  0x5200},
230074a1fddSStephen Warren 	{"L",  0x1200},
231074a1fddSStephen Warren 	{"M",  0x5600},
232074a1fddSStephen Warren 	{"N",  0x0000},
233074a1fddSStephen Warren 	{"O",  0x0200},
234074a1fddSStephen Warren 	{"P",  0x4000},
235074a1fddSStephen Warren 	{"Q",  0x0400},
236074a1fddSStephen Warren 	{"R",  0x0a00},
237074a1fddSStephen Warren 	{"T",  0x0600},
238074a1fddSStephen Warren 	{"X",  0x1400},
239074a1fddSStephen Warren 	{"Y",  0x1600},
240074a1fddSStephen Warren 	{"BB", 0x2600},
241074a1fddSStephen Warren 	{"CC", 0x5400},
242074a1fddSStephen Warren };
243074a1fddSStephen Warren 
244074a1fddSStephen Warren static const struct tegra186_gpio_ctlr_data tegra186_gpio_main_data = {
245074a1fddSStephen Warren 	.ports = tegra186_gpio_main_ports,
246074a1fddSStephen Warren 	.port_count = ARRAY_SIZE(tegra186_gpio_main_ports),
247074a1fddSStephen Warren };
248074a1fddSStephen Warren 
249074a1fddSStephen Warren static const struct tegra186_gpio_port_data tegra186_gpio_aon_ports[] = {
250074a1fddSStephen Warren 	{"S",  0x0200},
251074a1fddSStephen Warren 	{"U",  0x0400},
252074a1fddSStephen Warren 	{"V",  0x0800},
253074a1fddSStephen Warren 	{"W",  0x0a00},
254074a1fddSStephen Warren 	{"Z",  0x0e00},
255074a1fddSStephen Warren 	{"AA", 0x0c00},
256074a1fddSStephen Warren 	{"EE", 0x0600},
257074a1fddSStephen Warren 	{"FF", 0x0000},
258074a1fddSStephen Warren };
259074a1fddSStephen Warren 
260074a1fddSStephen Warren static const struct tegra186_gpio_ctlr_data tegra186_gpio_aon_data = {
261074a1fddSStephen Warren 	.ports = tegra186_gpio_aon_ports,
262074a1fddSStephen Warren 	.port_count = ARRAY_SIZE(tegra186_gpio_aon_ports),
263074a1fddSStephen Warren };
264074a1fddSStephen Warren 
265074a1fddSStephen Warren static const struct udevice_id tegra186_gpio_ids[] = {
266074a1fddSStephen Warren 	{
267074a1fddSStephen Warren 		.compatible = "nvidia,tegra186-gpio",
268074a1fddSStephen Warren 		.data = (ulong)&tegra186_gpio_main_data,
269074a1fddSStephen Warren 	},
270074a1fddSStephen Warren 	{
271074a1fddSStephen Warren 		.compatible = "nvidia,tegra186-gpio-aon",
272074a1fddSStephen Warren 		.data = (ulong)&tegra186_gpio_aon_data,
273074a1fddSStephen Warren 	},
274074a1fddSStephen Warren 	{ }
275074a1fddSStephen Warren };
276074a1fddSStephen Warren 
277074a1fddSStephen Warren U_BOOT_DRIVER(tegra186_gpio) = {
278074a1fddSStephen Warren 	.name = "tegra186_gpio",
279074a1fddSStephen Warren 	.id = UCLASS_GPIO,
280074a1fddSStephen Warren 	.of_match = tegra186_gpio_ids,
281074a1fddSStephen Warren 	.bind = tegra186_gpio_bind,
282074a1fddSStephen Warren 	.probe = tegra186_gpio_probe,
283074a1fddSStephen Warren 	.ops = &tegra186_gpio_ops,
284074a1fddSStephen Warren };
285