183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2f5f69594SMarek Vasut /*
3f5f69594SMarek Vasut * Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com>
4f5f69594SMarek Vasut */
5f5f69594SMarek Vasut
6f5f69594SMarek Vasut #include <common.h>
7f5f69594SMarek Vasut #include <clk.h>
8f5f69594SMarek Vasut #include <dm.h>
9f5f69594SMarek Vasut #include <errno.h>
10f5f69594SMarek Vasut #include <asm/gpio.h>
11f5f69594SMarek Vasut #include <asm/io.h>
1252c8034bSMarek Vasut #include "../pinctrl/renesas/sh_pfc.h"
13f5f69594SMarek Vasut
14f5f69594SMarek Vasut #define GPIO_IOINTSEL 0x00 /* General IO/Interrupt Switching Register */
15f5f69594SMarek Vasut #define GPIO_INOUTSEL 0x04 /* General Input/Output Switching Register */
16f5f69594SMarek Vasut #define GPIO_OUTDT 0x08 /* General Output Register */
17f5f69594SMarek Vasut #define GPIO_INDT 0x0c /* General Input Register */
18f5f69594SMarek Vasut #define GPIO_INTDT 0x10 /* Interrupt Display Register */
19f5f69594SMarek Vasut #define GPIO_INTCLR 0x14 /* Interrupt Clear Register */
20f5f69594SMarek Vasut #define GPIO_INTMSK 0x18 /* Interrupt Mask Register */
21f5f69594SMarek Vasut #define GPIO_MSKCLR 0x1c /* Interrupt Mask Clear Register */
22f5f69594SMarek Vasut #define GPIO_POSNEG 0x20 /* Positive/Negative Logic Select Register */
23f5f69594SMarek Vasut #define GPIO_EDGLEVEL 0x24 /* Edge/level Select Register */
24f5f69594SMarek Vasut #define GPIO_FILONOFF 0x28 /* Chattering Prevention On/Off Register */
25f5f69594SMarek Vasut #define GPIO_BOTHEDGE 0x4c /* One Edge/Both Edge Select Register */
26f5f69594SMarek Vasut
27f5f69594SMarek Vasut #define RCAR_MAX_GPIO_PER_BANK 32
28f5f69594SMarek Vasut
29f5f69594SMarek Vasut DECLARE_GLOBAL_DATA_PTR;
30f5f69594SMarek Vasut
31f5f69594SMarek Vasut struct rcar_gpio_priv {
32f5f69594SMarek Vasut void __iomem *regs;
3352c8034bSMarek Vasut int pfc_offset;
34f5f69594SMarek Vasut };
35f5f69594SMarek Vasut
rcar_gpio_get_value(struct udevice * dev,unsigned offset)36f5f69594SMarek Vasut static int rcar_gpio_get_value(struct udevice *dev, unsigned offset)
37f5f69594SMarek Vasut {
38f5f69594SMarek Vasut struct rcar_gpio_priv *priv = dev_get_priv(dev);
39f5f69594SMarek Vasut const u32 bit = BIT(offset);
40f5f69594SMarek Vasut
41f5f69594SMarek Vasut /*
42f5f69594SMarek Vasut * Testing on r8a7790 shows that INDT does not show correct pin state
43f5f69594SMarek Vasut * when configured as output, so use OUTDT in case of output pins.
44f5f69594SMarek Vasut */
45f5f69594SMarek Vasut if (readl(priv->regs + GPIO_INOUTSEL) & bit)
46f5f69594SMarek Vasut return !!(readl(priv->regs + GPIO_OUTDT) & bit);
47f5f69594SMarek Vasut else
48f5f69594SMarek Vasut return !!(readl(priv->regs + GPIO_INDT) & bit);
49f5f69594SMarek Vasut }
50f5f69594SMarek Vasut
rcar_gpio_set_value(struct udevice * dev,unsigned offset,int value)51f5f69594SMarek Vasut static int rcar_gpio_set_value(struct udevice *dev, unsigned offset,
52f5f69594SMarek Vasut int value)
53f5f69594SMarek Vasut {
54f5f69594SMarek Vasut struct rcar_gpio_priv *priv = dev_get_priv(dev);
55f5f69594SMarek Vasut
56f5f69594SMarek Vasut if (value)
57f5f69594SMarek Vasut setbits_le32(priv->regs + GPIO_OUTDT, BIT(offset));
58f5f69594SMarek Vasut else
59f5f69594SMarek Vasut clrbits_le32(priv->regs + GPIO_OUTDT, BIT(offset));
60f5f69594SMarek Vasut
61f5f69594SMarek Vasut return 0;
62f5f69594SMarek Vasut }
63f5f69594SMarek Vasut
rcar_gpio_set_direction(void __iomem * regs,unsigned offset,bool output)64f5f69594SMarek Vasut static void rcar_gpio_set_direction(void __iomem *regs, unsigned offset,
65f5f69594SMarek Vasut bool output)
66f5f69594SMarek Vasut {
67f5f69594SMarek Vasut /*
68f5f69594SMarek Vasut * follow steps in the GPIO documentation for
69f5f69594SMarek Vasut * "Setting General Output Mode" and
70f5f69594SMarek Vasut * "Setting General Input Mode"
71f5f69594SMarek Vasut */
72f5f69594SMarek Vasut
73f5f69594SMarek Vasut /* Configure postive logic in POSNEG */
74f5f69594SMarek Vasut clrbits_le32(regs + GPIO_POSNEG, BIT(offset));
75f5f69594SMarek Vasut
76f5f69594SMarek Vasut /* Select "General Input/Output Mode" in IOINTSEL */
77f5f69594SMarek Vasut clrbits_le32(regs + GPIO_IOINTSEL, BIT(offset));
78f5f69594SMarek Vasut
79f5f69594SMarek Vasut /* Select Input Mode or Output Mode in INOUTSEL */
80f5f69594SMarek Vasut if (output)
81f5f69594SMarek Vasut setbits_le32(regs + GPIO_INOUTSEL, BIT(offset));
82f5f69594SMarek Vasut else
83f5f69594SMarek Vasut clrbits_le32(regs + GPIO_INOUTSEL, BIT(offset));
84f5f69594SMarek Vasut }
85f5f69594SMarek Vasut
rcar_gpio_direction_input(struct udevice * dev,unsigned offset)86f5f69594SMarek Vasut static int rcar_gpio_direction_input(struct udevice *dev, unsigned offset)
87f5f69594SMarek Vasut {
88f5f69594SMarek Vasut struct rcar_gpio_priv *priv = dev_get_priv(dev);
89f5f69594SMarek Vasut
90f5f69594SMarek Vasut rcar_gpio_set_direction(priv->regs, offset, false);
91f5f69594SMarek Vasut
92f5f69594SMarek Vasut return 0;
93f5f69594SMarek Vasut }
94f5f69594SMarek Vasut
rcar_gpio_direction_output(struct udevice * dev,unsigned offset,int value)95f5f69594SMarek Vasut static int rcar_gpio_direction_output(struct udevice *dev, unsigned offset,
96f5f69594SMarek Vasut int value)
97f5f69594SMarek Vasut {
98f5f69594SMarek Vasut struct rcar_gpio_priv *priv = dev_get_priv(dev);
99f5f69594SMarek Vasut
100f5f69594SMarek Vasut /* write GPIO value to output before selecting output mode of pin */
101f5f69594SMarek Vasut rcar_gpio_set_value(dev, offset, value);
102f5f69594SMarek Vasut rcar_gpio_set_direction(priv->regs, offset, true);
103f5f69594SMarek Vasut
104f5f69594SMarek Vasut return 0;
105f5f69594SMarek Vasut }
106f5f69594SMarek Vasut
rcar_gpio_get_function(struct udevice * dev,unsigned offset)107f5f69594SMarek Vasut static int rcar_gpio_get_function(struct udevice *dev, unsigned offset)
108f5f69594SMarek Vasut {
109f5f69594SMarek Vasut struct rcar_gpio_priv *priv = dev_get_priv(dev);
110f5f69594SMarek Vasut
111f5f69594SMarek Vasut if (readl(priv->regs + GPIO_INOUTSEL) & BIT(offset))
112f5f69594SMarek Vasut return GPIOF_OUTPUT;
113f5f69594SMarek Vasut else
114f5f69594SMarek Vasut return GPIOF_INPUT;
115f5f69594SMarek Vasut }
116f5f69594SMarek Vasut
rcar_gpio_request(struct udevice * dev,unsigned offset,const char * label)11752c8034bSMarek Vasut static int rcar_gpio_request(struct udevice *dev, unsigned offset,
11852c8034bSMarek Vasut const char *label)
11952c8034bSMarek Vasut {
12052c8034bSMarek Vasut struct rcar_gpio_priv *priv = dev_get_priv(dev);
12152c8034bSMarek Vasut struct udevice *pctldev;
12252c8034bSMarek Vasut int ret;
12352c8034bSMarek Vasut
12452c8034bSMarek Vasut ret = uclass_get_device(UCLASS_PINCTRL, 0, &pctldev);
12552c8034bSMarek Vasut if (ret)
12652c8034bSMarek Vasut return ret;
12752c8034bSMarek Vasut
12852c8034bSMarek Vasut return sh_pfc_config_mux_for_gpio(pctldev, priv->pfc_offset + offset);
12952c8034bSMarek Vasut }
13052c8034bSMarek Vasut
131f5f69594SMarek Vasut static const struct dm_gpio_ops rcar_gpio_ops = {
13252c8034bSMarek Vasut .request = rcar_gpio_request,
133f5f69594SMarek Vasut .direction_input = rcar_gpio_direction_input,
134f5f69594SMarek Vasut .direction_output = rcar_gpio_direction_output,
135f5f69594SMarek Vasut .get_value = rcar_gpio_get_value,
136f5f69594SMarek Vasut .set_value = rcar_gpio_set_value,
137f5f69594SMarek Vasut .get_function = rcar_gpio_get_function,
138f5f69594SMarek Vasut };
139f5f69594SMarek Vasut
rcar_gpio_probe(struct udevice * dev)140f5f69594SMarek Vasut static int rcar_gpio_probe(struct udevice *dev)
141f5f69594SMarek Vasut {
142f5f69594SMarek Vasut struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
143f5f69594SMarek Vasut struct rcar_gpio_priv *priv = dev_get_priv(dev);
144f5f69594SMarek Vasut struct fdtdec_phandle_args args;
145f5f69594SMarek Vasut struct clk clk;
146f5f69594SMarek Vasut int node = dev_of_offset(dev);
147f5f69594SMarek Vasut int ret;
148f5f69594SMarek Vasut
149f5f69594SMarek Vasut priv->regs = (void __iomem *)devfdt_get_addr(dev);
150f5f69594SMarek Vasut uc_priv->bank_name = dev->name;
151f5f69594SMarek Vasut
152f5f69594SMarek Vasut ret = fdtdec_parse_phandle_with_args(gd->fdt_blob, node, "gpio-ranges",
153f5f69594SMarek Vasut NULL, 3, 0, &args);
15452c8034bSMarek Vasut priv->pfc_offset = ret == 0 ? args.args[1] : -1;
155f5f69594SMarek Vasut uc_priv->gpio_count = ret == 0 ? args.args[2] : RCAR_MAX_GPIO_PER_BANK;
156f5f69594SMarek Vasut
157f5f69594SMarek Vasut ret = clk_get_by_index(dev, 0, &clk);
158f5f69594SMarek Vasut if (ret < 0) {
159f5f69594SMarek Vasut dev_err(dev, "Failed to get GPIO bank clock\n");
160f5f69594SMarek Vasut return ret;
161f5f69594SMarek Vasut }
162f5f69594SMarek Vasut
163f5f69594SMarek Vasut ret = clk_enable(&clk);
164f5f69594SMarek Vasut clk_free(&clk);
165f5f69594SMarek Vasut if (ret) {
166f5f69594SMarek Vasut dev_err(dev, "Failed to enable GPIO bank clock\n");
167f5f69594SMarek Vasut return ret;
168f5f69594SMarek Vasut }
169f5f69594SMarek Vasut
170f5f69594SMarek Vasut return 0;
171f5f69594SMarek Vasut }
172f5f69594SMarek Vasut
173f5f69594SMarek Vasut static const struct udevice_id rcar_gpio_ids[] = {
174f5f69594SMarek Vasut { .compatible = "renesas,gpio-r8a7795" },
175f5f69594SMarek Vasut { .compatible = "renesas,gpio-r8a7796" },
17676ed8f05SMarek Vasut { .compatible = "renesas,gpio-r8a77965" },
1770f2f0d89SMarek Vasut { .compatible = "renesas,gpio-r8a77970" },
178*60ae40c2SMarek Vasut { .compatible = "renesas,gpio-r8a77990" },
179f122c13bSMarek Vasut { .compatible = "renesas,gpio-r8a77995" },
1808b05436fSMarek Vasut { .compatible = "renesas,rcar-gen2-gpio" },
181e3ab4248SMarek Vasut { .compatible = "renesas,rcar-gen3-gpio" },
182f5f69594SMarek Vasut { /* sentinel */ }
183f5f69594SMarek Vasut };
184f5f69594SMarek Vasut
185f5f69594SMarek Vasut U_BOOT_DRIVER(rcar_gpio) = {
186f5f69594SMarek Vasut .name = "rcar-gpio",
187f5f69594SMarek Vasut .id = UCLASS_GPIO,
188f5f69594SMarek Vasut .of_match = rcar_gpio_ids,
189f5f69594SMarek Vasut .ops = &rcar_gpio_ops,
190f5f69594SMarek Vasut .priv_auto_alloc_size = sizeof(struct rcar_gpio_priv),
191f5f69594SMarek Vasut .probe = rcar_gpio_probe,
192f5f69594SMarek Vasut };
193