183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0
26b245014SSiva Durga Prasad Paladugu /*
36b245014SSiva Durga Prasad Paladugu * (C) Copyright 2015 - 2016, Xilinx, Inc,
46b245014SSiva Durga Prasad Paladugu * Michal Simek <michal.simek@xilinx.com>
56b245014SSiva Durga Prasad Paladugu * Siva Durga Prasad <siva.durga.paladugu@xilinx.com>
66b245014SSiva Durga Prasad Paladugu */
76b245014SSiva Durga Prasad Paladugu
86b245014SSiva Durga Prasad Paladugu #include <console.h>
96b245014SSiva Durga Prasad Paladugu #include <common.h>
106b245014SSiva Durga Prasad Paladugu #include <zynqmppl.h>
116b245014SSiva Durga Prasad Paladugu #include <linux/sizes.h>
127033ae27SSiva Durga Prasad Paladugu #include <asm/arch/sys_proto.h>
1331bcb344SSiva Durga Prasad Paladugu #include <memalign.h>
146b245014SSiva Durga Prasad Paladugu
156b245014SSiva Durga Prasad Paladugu #define DUMMY_WORD 0xffffffff
166b245014SSiva Durga Prasad Paladugu
176b245014SSiva Durga Prasad Paladugu /* Xilinx binary format header */
186b245014SSiva Durga Prasad Paladugu static const u32 bin_format[] = {
196b245014SSiva Durga Prasad Paladugu DUMMY_WORD, /* Dummy words */
206b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
216b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
226b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
236b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
246b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
256b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
266b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
276b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
286b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
296b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
306b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
316b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
326b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
336b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
346b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
356b245014SSiva Durga Prasad Paladugu 0x000000bb, /* Sync word */
366b245014SSiva Durga Prasad Paladugu 0x11220044, /* Sync word */
376b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
386b245014SSiva Durga Prasad Paladugu DUMMY_WORD,
396b245014SSiva Durga Prasad Paladugu 0xaa995566, /* Sync word */
406b245014SSiva Durga Prasad Paladugu };
416b245014SSiva Durga Prasad Paladugu
426b245014SSiva Durga Prasad Paladugu #define SWAP_NO 1
436b245014SSiva Durga Prasad Paladugu #define SWAP_DONE 2
446b245014SSiva Durga Prasad Paladugu
456b245014SSiva Durga Prasad Paladugu /*
466b245014SSiva Durga Prasad Paladugu * Load the whole word from unaligned buffer
476b245014SSiva Durga Prasad Paladugu * Keep in your mind that it is byte loading on little-endian system
486b245014SSiva Durga Prasad Paladugu */
load_word(const void * buf,u32 swap)496b245014SSiva Durga Prasad Paladugu static u32 load_word(const void *buf, u32 swap)
506b245014SSiva Durga Prasad Paladugu {
516b245014SSiva Durga Prasad Paladugu u32 word = 0;
526b245014SSiva Durga Prasad Paladugu u8 *bitc = (u8 *)buf;
536b245014SSiva Durga Prasad Paladugu int p;
546b245014SSiva Durga Prasad Paladugu
556b245014SSiva Durga Prasad Paladugu if (swap == SWAP_NO) {
566b245014SSiva Durga Prasad Paladugu for (p = 0; p < 4; p++) {
576b245014SSiva Durga Prasad Paladugu word <<= 8;
586b245014SSiva Durga Prasad Paladugu word |= bitc[p];
596b245014SSiva Durga Prasad Paladugu }
606b245014SSiva Durga Prasad Paladugu } else {
616b245014SSiva Durga Prasad Paladugu for (p = 3; p >= 0; p--) {
626b245014SSiva Durga Prasad Paladugu word <<= 8;
636b245014SSiva Durga Prasad Paladugu word |= bitc[p];
646b245014SSiva Durga Prasad Paladugu }
656b245014SSiva Durga Prasad Paladugu }
666b245014SSiva Durga Prasad Paladugu
676b245014SSiva Durga Prasad Paladugu return word;
686b245014SSiva Durga Prasad Paladugu }
696b245014SSiva Durga Prasad Paladugu
check_header(const void * buf)706b245014SSiva Durga Prasad Paladugu static u32 check_header(const void *buf)
716b245014SSiva Durga Prasad Paladugu {
726b245014SSiva Durga Prasad Paladugu u32 i, pattern;
736b245014SSiva Durga Prasad Paladugu int swap = SWAP_NO;
746b245014SSiva Durga Prasad Paladugu u32 *test = (u32 *)buf;
756b245014SSiva Durga Prasad Paladugu
766b245014SSiva Durga Prasad Paladugu debug("%s: Let's check bitstream header\n", __func__);
776b245014SSiva Durga Prasad Paladugu
786b245014SSiva Durga Prasad Paladugu /* Checking that passing bin is not a bitstream */
796b245014SSiva Durga Prasad Paladugu for (i = 0; i < ARRAY_SIZE(bin_format); i++) {
806b245014SSiva Durga Prasad Paladugu pattern = load_word(&test[i], swap);
816b245014SSiva Durga Prasad Paladugu
826b245014SSiva Durga Prasad Paladugu /*
836b245014SSiva Durga Prasad Paladugu * Bitstreams in binary format are swapped
846b245014SSiva Durga Prasad Paladugu * compare to regular bistream.
856b245014SSiva Durga Prasad Paladugu * Do not swap dummy word but if swap is done assume
866b245014SSiva Durga Prasad Paladugu * that parsing buffer is binary format
876b245014SSiva Durga Prasad Paladugu */
886b245014SSiva Durga Prasad Paladugu if ((__swab32(pattern) != DUMMY_WORD) &&
896b245014SSiva Durga Prasad Paladugu (__swab32(pattern) == bin_format[i])) {
906b245014SSiva Durga Prasad Paladugu swap = SWAP_DONE;
916b245014SSiva Durga Prasad Paladugu debug("%s: data swapped - let's swap\n", __func__);
926b245014SSiva Durga Prasad Paladugu }
936b245014SSiva Durga Prasad Paladugu
946b245014SSiva Durga Prasad Paladugu debug("%s: %d/%px: pattern %x/%x bin_format\n", __func__, i,
956b245014SSiva Durga Prasad Paladugu &test[i], pattern, bin_format[i]);
966b245014SSiva Durga Prasad Paladugu }
976b245014SSiva Durga Prasad Paladugu debug("%s: Found bitstream header at %px %s swapinng\n", __func__,
986b245014SSiva Durga Prasad Paladugu buf, swap == SWAP_NO ? "without" : "with");
996b245014SSiva Durga Prasad Paladugu
1006b245014SSiva Durga Prasad Paladugu return swap;
1016b245014SSiva Durga Prasad Paladugu }
1026b245014SSiva Durga Prasad Paladugu
check_data(u8 * buf,size_t bsize,u32 * swap)1036b245014SSiva Durga Prasad Paladugu static void *check_data(u8 *buf, size_t bsize, u32 *swap)
1046b245014SSiva Durga Prasad Paladugu {
1056b245014SSiva Durga Prasad Paladugu u32 word, p = 0; /* possition */
1066b245014SSiva Durga Prasad Paladugu
1076b245014SSiva Durga Prasad Paladugu /* Because buf doesn't need to be aligned let's read it by chars */
1086b245014SSiva Durga Prasad Paladugu for (p = 0; p < bsize; p++) {
1096b245014SSiva Durga Prasad Paladugu word = load_word(&buf[p], SWAP_NO);
1106b245014SSiva Durga Prasad Paladugu debug("%s: word %x %x/%px\n", __func__, word, p, &buf[p]);
1116b245014SSiva Durga Prasad Paladugu
1126b245014SSiva Durga Prasad Paladugu /* Find the first bitstream dummy word */
1136b245014SSiva Durga Prasad Paladugu if (word == DUMMY_WORD) {
1146b245014SSiva Durga Prasad Paladugu debug("%s: Found dummy word at position %x/%px\n",
1156b245014SSiva Durga Prasad Paladugu __func__, p, &buf[p]);
1166b245014SSiva Durga Prasad Paladugu *swap = check_header(&buf[p]);
1176b245014SSiva Durga Prasad Paladugu if (*swap) {
1186b245014SSiva Durga Prasad Paladugu /* FIXME add full bitstream checking here */
1196b245014SSiva Durga Prasad Paladugu return &buf[p];
1206b245014SSiva Durga Prasad Paladugu }
1216b245014SSiva Durga Prasad Paladugu }
1226b245014SSiva Durga Prasad Paladugu /* Loop can be huge - support CTRL + C */
1236b245014SSiva Durga Prasad Paladugu if (ctrlc())
1246b245014SSiva Durga Prasad Paladugu return NULL;
1256b245014SSiva Durga Prasad Paladugu }
1266b245014SSiva Durga Prasad Paladugu return NULL;
1276b245014SSiva Durga Prasad Paladugu }
1286b245014SSiva Durga Prasad Paladugu
zynqmp_align_dma_buffer(u32 * buf,u32 len,u32 swap)1296b245014SSiva Durga Prasad Paladugu static ulong zynqmp_align_dma_buffer(u32 *buf, u32 len, u32 swap)
1306b245014SSiva Durga Prasad Paladugu {
1316b245014SSiva Durga Prasad Paladugu u32 *new_buf;
1326b245014SSiva Durga Prasad Paladugu u32 i;
1336b245014SSiva Durga Prasad Paladugu
1346b245014SSiva Durga Prasad Paladugu if ((ulong)buf != ALIGN((ulong)buf, ARCH_DMA_MINALIGN)) {
1356b245014SSiva Durga Prasad Paladugu new_buf = (u32 *)ALIGN((ulong)buf, ARCH_DMA_MINALIGN);
1366b245014SSiva Durga Prasad Paladugu
1376b245014SSiva Durga Prasad Paladugu /*
1386b245014SSiva Durga Prasad Paladugu * This might be dangerous but permits to flash if
1396b245014SSiva Durga Prasad Paladugu * ARCH_DMA_MINALIGN is greater than header size
1406b245014SSiva Durga Prasad Paladugu */
1416b245014SSiva Durga Prasad Paladugu if (new_buf > (u32 *)buf) {
1426b245014SSiva Durga Prasad Paladugu debug("%s: Aligned buffer is after buffer start\n",
1436b245014SSiva Durga Prasad Paladugu __func__);
1446b245014SSiva Durga Prasad Paladugu new_buf -= ARCH_DMA_MINALIGN;
1456b245014SSiva Durga Prasad Paladugu }
1466b245014SSiva Durga Prasad Paladugu printf("%s: Align buffer at %px to %px(swap %d)\n", __func__,
1476b245014SSiva Durga Prasad Paladugu buf, new_buf, swap);
1486b245014SSiva Durga Prasad Paladugu
1496b245014SSiva Durga Prasad Paladugu for (i = 0; i < (len/4); i++)
1506b245014SSiva Durga Prasad Paladugu new_buf[i] = load_word(&buf[i], swap);
1516b245014SSiva Durga Prasad Paladugu
1526b245014SSiva Durga Prasad Paladugu buf = new_buf;
153fbf7fb0fSSiva Durga Prasad Paladugu } else if ((swap != SWAP_DONE) &&
154fbf7fb0fSSiva Durga Prasad Paladugu (zynqmp_pmufw_version() <= PMUFW_V1_0)) {
1556b245014SSiva Durga Prasad Paladugu /* For bitstream which are aligned */
1566b245014SSiva Durga Prasad Paladugu u32 *new_buf = (u32 *)buf;
1576b245014SSiva Durga Prasad Paladugu
1586b245014SSiva Durga Prasad Paladugu printf("%s: Bitstream is not swapped(%d) - swap it\n", __func__,
1596b245014SSiva Durga Prasad Paladugu swap);
1606b245014SSiva Durga Prasad Paladugu
1616b245014SSiva Durga Prasad Paladugu for (i = 0; i < (len/4); i++)
1626b245014SSiva Durga Prasad Paladugu new_buf[i] = load_word(&buf[i], swap);
1636b245014SSiva Durga Prasad Paladugu }
1646b245014SSiva Durga Prasad Paladugu
1656b245014SSiva Durga Prasad Paladugu return (ulong)buf;
1666b245014SSiva Durga Prasad Paladugu }
1676b245014SSiva Durga Prasad Paladugu
zynqmp_validate_bitstream(xilinx_desc * desc,const void * buf,size_t bsize,u32 blocksize,u32 * swap)1686b245014SSiva Durga Prasad Paladugu static int zynqmp_validate_bitstream(xilinx_desc *desc, const void *buf,
1696b245014SSiva Durga Prasad Paladugu size_t bsize, u32 blocksize, u32 *swap)
1706b245014SSiva Durga Prasad Paladugu {
1716b245014SSiva Durga Prasad Paladugu ulong *buf_start;
1726b245014SSiva Durga Prasad Paladugu ulong diff;
1736b245014SSiva Durga Prasad Paladugu
1746b245014SSiva Durga Prasad Paladugu buf_start = check_data((u8 *)buf, blocksize, swap);
1756b245014SSiva Durga Prasad Paladugu
1766b245014SSiva Durga Prasad Paladugu if (!buf_start)
1776b245014SSiva Durga Prasad Paladugu return FPGA_FAIL;
1786b245014SSiva Durga Prasad Paladugu
1796b245014SSiva Durga Prasad Paladugu /* Check if data is postpone from start */
1806b245014SSiva Durga Prasad Paladugu diff = (ulong)buf_start - (ulong)buf;
1816b245014SSiva Durga Prasad Paladugu if (diff) {
1826b245014SSiva Durga Prasad Paladugu printf("%s: Bitstream is not validated yet (diff %lx)\n",
1836b245014SSiva Durga Prasad Paladugu __func__, diff);
1846b245014SSiva Durga Prasad Paladugu return FPGA_FAIL;
1856b245014SSiva Durga Prasad Paladugu }
1866b245014SSiva Durga Prasad Paladugu
1876b245014SSiva Durga Prasad Paladugu if ((ulong)buf < SZ_1M) {
1886b245014SSiva Durga Prasad Paladugu printf("%s: Bitstream has to be placed up to 1MB (%px)\n",
1896b245014SSiva Durga Prasad Paladugu __func__, buf);
1906b245014SSiva Durga Prasad Paladugu return FPGA_FAIL;
1916b245014SSiva Durga Prasad Paladugu }
1926b245014SSiva Durga Prasad Paladugu
1936b245014SSiva Durga Prasad Paladugu return 0;
1946b245014SSiva Durga Prasad Paladugu }
1956b245014SSiva Durga Prasad Paladugu
zynqmp_load(xilinx_desc * desc,const void * buf,size_t bsize,bitstream_type bstype)1966b245014SSiva Durga Prasad Paladugu static int zynqmp_load(xilinx_desc *desc, const void *buf, size_t bsize,
1976b245014SSiva Durga Prasad Paladugu bitstream_type bstype)
1986b245014SSiva Durga Prasad Paladugu {
19931bcb344SSiva Durga Prasad Paladugu ALLOC_CACHE_ALIGN_BUFFER(u32, bsizeptr, 1);
200fbf7fb0fSSiva Durga Prasad Paladugu u32 swap = 0;
2017033ae27SSiva Durga Prasad Paladugu ulong bin_buf;
2026b245014SSiva Durga Prasad Paladugu int ret;
2037033ae27SSiva Durga Prasad Paladugu u32 buf_lo, buf_hi;
2047033ae27SSiva Durga Prasad Paladugu u32 ret_payload[PAYLOAD_ARG_CNT];
205fbf7fb0fSSiva Durga Prasad Paladugu bool xilfpga_old = false;
2066b245014SSiva Durga Prasad Paladugu
207fbf7fb0fSSiva Durga Prasad Paladugu if (zynqmp_pmufw_version() <= PMUFW_V1_0) {
208fbf7fb0fSSiva Durga Prasad Paladugu puts("WARN: PMUFW v1.0 or less is detected\n");
209fbf7fb0fSSiva Durga Prasad Paladugu puts("WARN: Not all bitstream formats are supported\n");
210fbf7fb0fSSiva Durga Prasad Paladugu puts("WARN: Please upgrade PMUFW\n");
211fbf7fb0fSSiva Durga Prasad Paladugu xilfpga_old = true;
2126b245014SSiva Durga Prasad Paladugu if (zynqmp_validate_bitstream(desc, buf, bsize, bsize, &swap))
2136b245014SSiva Durga Prasad Paladugu return FPGA_FAIL;
214fbf7fb0fSSiva Durga Prasad Paladugu bsizeptr = (u32 *)&bsize;
215fbf7fb0fSSiva Durga Prasad Paladugu flush_dcache_range((ulong)bsizeptr,
216fbf7fb0fSSiva Durga Prasad Paladugu (ulong)bsizeptr + sizeof(size_t));
217fbf7fb0fSSiva Durga Prasad Paladugu bstype |= BIT(ZYNQMP_FPGA_BIT_NS);
218fbf7fb0fSSiva Durga Prasad Paladugu }
2196b245014SSiva Durga Prasad Paladugu
2206b245014SSiva Durga Prasad Paladugu bin_buf = zynqmp_align_dma_buffer((u32 *)buf, bsize, swap);
2216b245014SSiva Durga Prasad Paladugu
2226b245014SSiva Durga Prasad Paladugu debug("%s called!\n", __func__);
2236b245014SSiva Durga Prasad Paladugu flush_dcache_range(bin_buf, bin_buf + bsize);
2246b245014SSiva Durga Prasad Paladugu
2257033ae27SSiva Durga Prasad Paladugu buf_lo = (u32)bin_buf;
2267033ae27SSiva Durga Prasad Paladugu buf_hi = upper_32_bits(bin_buf);
227fbf7fb0fSSiva Durga Prasad Paladugu
228fbf7fb0fSSiva Durga Prasad Paladugu if (xilfpga_old)
22931bcb344SSiva Durga Prasad Paladugu ret = invoke_smc(ZYNQMP_SIP_SVC_PM_FPGA_LOAD, buf_lo, buf_hi,
23031bcb344SSiva Durga Prasad Paladugu (u32)(uintptr_t)bsizeptr, bstype, ret_payload);
231fbf7fb0fSSiva Durga Prasad Paladugu else
232fbf7fb0fSSiva Durga Prasad Paladugu ret = invoke_smc(ZYNQMP_SIP_SVC_PM_FPGA_LOAD, buf_lo, buf_hi,
233fbf7fb0fSSiva Durga Prasad Paladugu (u32)bsize, 0, ret_payload);
234fbf7fb0fSSiva Durga Prasad Paladugu
2356b245014SSiva Durga Prasad Paladugu if (ret)
236*8df324a2SLuca Ceresoli puts("PL FPGA LOAD fail\n");
2376b245014SSiva Durga Prasad Paladugu
2386b245014SSiva Durga Prasad Paladugu return ret;
2396b245014SSiva Durga Prasad Paladugu }
2406b245014SSiva Durga Prasad Paladugu
241a18d09eaSSiva Durga Prasad Paladugu #if defined(CONFIG_CMD_FPGA_LOAD_SECURE) && !defined(CONFIG_SPL_BUILD)
zynqmp_loads(xilinx_desc * desc,const void * buf,size_t bsize,struct fpga_secure_info * fpga_sec_info)242a18d09eaSSiva Durga Prasad Paladugu static int zynqmp_loads(xilinx_desc *desc, const void *buf, size_t bsize,
243a18d09eaSSiva Durga Prasad Paladugu struct fpga_secure_info *fpga_sec_info)
244a18d09eaSSiva Durga Prasad Paladugu {
245a18d09eaSSiva Durga Prasad Paladugu int ret;
246a18d09eaSSiva Durga Prasad Paladugu u32 buf_lo, buf_hi;
247a18d09eaSSiva Durga Prasad Paladugu u32 ret_payload[PAYLOAD_ARG_CNT];
248a18d09eaSSiva Durga Prasad Paladugu u8 flag = 0;
249a18d09eaSSiva Durga Prasad Paladugu
250a18d09eaSSiva Durga Prasad Paladugu flush_dcache_range((ulong)buf, (ulong)buf +
251a18d09eaSSiva Durga Prasad Paladugu ALIGN(bsize, CONFIG_SYS_CACHELINE_SIZE));
252a18d09eaSSiva Durga Prasad Paladugu
253a18d09eaSSiva Durga Prasad Paladugu if (!fpga_sec_info->encflag)
254a18d09eaSSiva Durga Prasad Paladugu flag |= BIT(ZYNQMP_FPGA_BIT_ENC_DEV_KEY);
255a18d09eaSSiva Durga Prasad Paladugu
256a18d09eaSSiva Durga Prasad Paladugu if (fpga_sec_info->userkey_addr &&
257a18d09eaSSiva Durga Prasad Paladugu fpga_sec_info->encflag == FPGA_ENC_USR_KEY) {
258a18d09eaSSiva Durga Prasad Paladugu flush_dcache_range((ulong)fpga_sec_info->userkey_addr,
259a18d09eaSSiva Durga Prasad Paladugu (ulong)fpga_sec_info->userkey_addr +
260a18d09eaSSiva Durga Prasad Paladugu ALIGN(KEY_PTR_LEN,
261a18d09eaSSiva Durga Prasad Paladugu CONFIG_SYS_CACHELINE_SIZE));
262a18d09eaSSiva Durga Prasad Paladugu flag |= BIT(ZYNQMP_FPGA_BIT_ENC_USR_KEY);
263a18d09eaSSiva Durga Prasad Paladugu }
264a18d09eaSSiva Durga Prasad Paladugu
265a18d09eaSSiva Durga Prasad Paladugu if (!fpga_sec_info->authflag)
266a18d09eaSSiva Durga Prasad Paladugu flag |= BIT(ZYNQMP_FPGA_BIT_AUTH_OCM);
267a18d09eaSSiva Durga Prasad Paladugu
268a18d09eaSSiva Durga Prasad Paladugu if (fpga_sec_info->authflag == ZYNQMP_FPGA_AUTH_DDR)
269a18d09eaSSiva Durga Prasad Paladugu flag |= BIT(ZYNQMP_FPGA_BIT_AUTH_DDR);
270a18d09eaSSiva Durga Prasad Paladugu
271a18d09eaSSiva Durga Prasad Paladugu buf_lo = lower_32_bits((ulong)buf);
272a18d09eaSSiva Durga Prasad Paladugu buf_hi = upper_32_bits((ulong)buf);
273a18d09eaSSiva Durga Prasad Paladugu
274a18d09eaSSiva Durga Prasad Paladugu ret = invoke_smc(ZYNQMP_SIP_SVC_PM_FPGA_LOAD, buf_lo, buf_hi,
275a18d09eaSSiva Durga Prasad Paladugu (u32)(uintptr_t)fpga_sec_info->userkey_addr,
276a18d09eaSSiva Durga Prasad Paladugu flag, ret_payload);
277a18d09eaSSiva Durga Prasad Paladugu if (ret)
278a18d09eaSSiva Durga Prasad Paladugu puts("PL FPGA LOAD fail\n");
279a18d09eaSSiva Durga Prasad Paladugu else
280a18d09eaSSiva Durga Prasad Paladugu puts("Bitstream successfully loaded\n");
281a18d09eaSSiva Durga Prasad Paladugu
282a18d09eaSSiva Durga Prasad Paladugu return ret;
283a18d09eaSSiva Durga Prasad Paladugu }
284a18d09eaSSiva Durga Prasad Paladugu #endif
285a18d09eaSSiva Durga Prasad Paladugu
zynqmp_pcap_info(xilinx_desc * desc)286b32e11a7SNitin Jain static int zynqmp_pcap_info(xilinx_desc *desc)
287b32e11a7SNitin Jain {
288b32e11a7SNitin Jain int ret;
289b32e11a7SNitin Jain u32 ret_payload[PAYLOAD_ARG_CNT];
290b32e11a7SNitin Jain
291b32e11a7SNitin Jain ret = invoke_smc(ZYNQMP_SIP_SVC_PM_FPGA_STATUS, 0, 0, 0,
292b32e11a7SNitin Jain 0, ret_payload);
293b32e11a7SNitin Jain if (!ret)
294b32e11a7SNitin Jain printf("PCAP status\t0x%x\n", ret_payload[1]);
295b32e11a7SNitin Jain
296b32e11a7SNitin Jain return ret;
297b32e11a7SNitin Jain }
298b32e11a7SNitin Jain
2996b245014SSiva Durga Prasad Paladugu struct xilinx_fpga_op zynqmp_op = {
3006b245014SSiva Durga Prasad Paladugu .load = zynqmp_load,
301a18d09eaSSiva Durga Prasad Paladugu #if defined CONFIG_CMD_FPGA_LOAD_SECURE
302a18d09eaSSiva Durga Prasad Paladugu .loads = zynqmp_loads,
303a18d09eaSSiva Durga Prasad Paladugu #endif
304b32e11a7SNitin Jain .info = zynqmp_pcap_info,
3056b245014SSiva Durga Prasad Paladugu };
306