1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /*
3c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2006
4c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * Heiko Schocher, hs@denx.de
5c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * Based on ACE1XK.c
6c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD */
7c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
8c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #include <common.h> /* core U-Boot definitions */
9c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #include <altera.h>
10c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #include <ACEX1K.h> /* ACEX device family */
11c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
12c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Define FPGA_DEBUG to get debug printf's */
13c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef FPGA_DEBUG
14c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define PRINTF(fmt,args...) printf (fmt ,##args)
15c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #else
16c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define PRINTF(fmt,args...)
17c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
18c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
19c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Note: The assumption is that we cannot possibly run fast enough to
20c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * overrun the device (the Slave Parallel mode can free run at 50MHz).
21c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * If there is a need to operate slower, define CONFIG_FPGA_DELAY in
22c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * the board config file to slow things down.
23c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD */
24c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_FPGA_DELAY
25c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FPGA_DELAY()
26c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
27c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
28c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_FPGA_WAIT
29c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_WAIT CONFIG_SYS_HZ/10 /* 100 ms */
30c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
31c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
32e6a857daSWolfgang Denk static int CYC2_ps_load(Altera_desc *desc, const void *buf, size_t bsize);
33e6a857daSWolfgang Denk static int CYC2_ps_dump(Altera_desc *desc, const void *buf, size_t bsize);
34c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* static int CYC2_ps_info( Altera_desc *desc ); */
35c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
36c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ------------------------------------------------------------------------- */
37c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* CYCLON2 Generic Implementation */
CYC2_load(Altera_desc * desc,const void * buf,size_t bsize)38e6a857daSWolfgang Denk int CYC2_load(Altera_desc *desc, const void *buf, size_t bsize)
39c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
40c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int ret_val = FPGA_FAIL;
41c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
42c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD switch (desc->iface) {
43c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD case passive_serial:
44c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD PRINTF ("%s: Launching Passive Serial Loader\n", __FUNCTION__);
45c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD ret_val = CYC2_ps_load (desc, buf, bsize);
46c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD break;
47c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
48ee44fb29SMichael Jones case fast_passive_parallel:
49ee44fb29SMichael Jones /* Fast Passive Parallel (FPP) and PS only differ in what is
50ee44fb29SMichael Jones * done in the write() callback. Use the existing PS load
51ee44fb29SMichael Jones * function for FPP, too.
52ee44fb29SMichael Jones */
53ee44fb29SMichael Jones PRINTF ("%s: Launching Fast Passive Parallel Loader\n",
54ee44fb29SMichael Jones __FUNCTION__);
55ee44fb29SMichael Jones ret_val = CYC2_ps_load(desc, buf, bsize);
56ee44fb29SMichael Jones break;
57ee44fb29SMichael Jones
58c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Add new interface types here */
59c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
60c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD default:
61c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD printf ("%s: Unsupported interface type, %d\n",
62c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, desc->iface);
63c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
64c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
65c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return ret_val;
66c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
67c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
CYC2_dump(Altera_desc * desc,const void * buf,size_t bsize)68e6a857daSWolfgang Denk int CYC2_dump(Altera_desc *desc, const void *buf, size_t bsize)
69c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
70c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int ret_val = FPGA_FAIL;
71c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
72c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD switch (desc->iface) {
73c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD case passive_serial:
74c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD PRINTF ("%s: Launching Passive Serial Dump\n", __FUNCTION__);
75c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD ret_val = CYC2_ps_dump (desc, buf, bsize);
76c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD break;
77c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
78c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Add new interface types here */
79c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
80c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD default:
81c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD printf ("%s: Unsupported interface type, %d\n",
82c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, desc->iface);
83c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
84c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
85c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return ret_val;
86c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
87c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
CYC2_info(Altera_desc * desc)88c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int CYC2_info( Altera_desc *desc )
89c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
90c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return FPGA_SUCCESS;
91c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
92c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
93c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ------------------------------------------------------------------------- */
94c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* CYCLON2 Passive Serial Generic Implementation */
CYC2_ps_load(Altera_desc * desc,const void * buf,size_t bsize)95e6a857daSWolfgang Denk static int CYC2_ps_load(Altera_desc *desc, const void *buf, size_t bsize)
96c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
97c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int ret_val = FPGA_FAIL; /* assume the worst */
98c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD Altera_CYC2_Passive_Serial_fns *fn = desc->iface_fns;
99c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int ret = 0;
100c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
101c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD PRINTF ("%s: start with interface functions @ 0x%p\n",
102c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, fn);
103c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
104c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD if (fn) {
105c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int cookie = desc->cookie; /* make a local copy */
106c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD unsigned long ts; /* timestamp */
107c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
108c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD PRINTF ("%s: Function Table:\n"
109c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD "ptr:\t0x%p\n"
110c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD "struct: 0x%p\n"
111c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD "config:\t0x%p\n"
112c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD "status:\t0x%p\n"
113c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD "write:\t0x%p\n"
114c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD "done:\t0x%p\n\n",
115c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, &fn, fn, fn->config, fn->status,
116c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD fn->write, fn->done);
117c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
118c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD printf ("Loading FPGA Device %d...", cookie);
119c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
120c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
121c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /*
122c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * Run the pre configuration function if there is one.
123c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD */
124c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD if (*fn->pre) {
125c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD (*fn->pre) (cookie);
126c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
127c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
128c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Establish the initial state */
129472d5460SYork Sun (*fn->config) (false, true, cookie); /* De-assert nCONFIG */
130a99c040cSStephan Gatzka udelay(100);
131472d5460SYork Sun (*fn->config) (true, true, cookie); /* Assert nCONFIG */
132c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
133c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD udelay(2); /* T_cfg > 2us */
134c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
135c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Wait for nSTATUS to be asserted */
136c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD ts = get_timer (0); /* get current time */
137c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD do {
138c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD CONFIG_FPGA_DELAY ();
139c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD if (get_timer (ts) > CONFIG_SYS_FPGA_WAIT) { /* check the time */
140c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD puts ("** Timeout waiting for STATUS to go high.\n");
141c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD (*fn->abort) (cookie);
142c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return FPGA_FAIL;
143c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
144c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD } while (!(*fn->status) (cookie));
145c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
146c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Get ready for the burn */
147c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD CONFIG_FPGA_DELAY ();
148c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
149472d5460SYork Sun ret = (*fn->write) (buf, bsize, true, cookie);
150c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD if (ret) {
151c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD puts ("** Write failed.\n");
152c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD (*fn->abort) (cookie);
153c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return FPGA_FAIL;
154c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
155c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
156c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD puts(" OK? ...");
157c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
158c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
159c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD CONFIG_FPGA_DELAY ();
160c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
161c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
162c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD putc (' '); /* terminate the dotted line */
163c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
164c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
165c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /*
166c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * Checking FPGA's CONF_DONE signal - correctly booted ?
167c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD */
168c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
169c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD if ( ! (*fn->done) (cookie) ) {
170c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD puts ("** Booting failed! CONF_DONE is still deasserted.\n");
171c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD (*fn->abort) (cookie);
172c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return (FPGA_FAIL);
173c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
174c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
175c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD puts(" OK\n");
176c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
177c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
178c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD ret_val = FPGA_SUCCESS;
179c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
180c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
181c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD if (ret_val == FPGA_SUCCESS) {
182c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD puts ("Done.\n");
183c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
184c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD else {
185c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD puts ("Fail.\n");
186c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
187c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
188c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD (*fn->post) (cookie);
189c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
190c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD } else {
191c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD printf ("%s: NULL Interface function table!\n", __FUNCTION__);
192c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
193c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
194c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return ret_val;
195c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
196c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
CYC2_ps_dump(Altera_desc * desc,const void * buf,size_t bsize)197e6a857daSWolfgang Denk static int CYC2_ps_dump(Altera_desc *desc, const void *buf, size_t bsize)
198c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
199c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Readback is only available through the Slave Parallel and */
200c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* boundary-scan interfaces. */
201c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD printf ("%s: Passive Serial Dumping is unavailable\n",
202c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__);
203c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return FPGA_FAIL;
204c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
205