xref: /openbmc/u-boot/drivers/fpga/ACEX1K.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /*
3c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * (C) Copyright 2003
4c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * Steven Scholz, imc Measurement & Control, steven.scholz@imc-berlin.de
5c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  *
6c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * (C) Copyright 2002
7c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
8c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  */
9c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
10c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #include <common.h>		/* core U-Boot definitions */
1124b852a7SSimon Glass #include <console.h>
12c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #include <ACEX1K.h>		/* ACEX device family */
13c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
14c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Define FPGA_DEBUG to get debug printf's */
15c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef	FPGA_DEBUG
16c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define PRINTF(fmt,args...)	printf (fmt ,##args)
17c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #else
18c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define PRINTF(fmt,args...)
19c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
20c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
21c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Note: The assumption is that we cannot possibly run fast enough to
22c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * overrun the device (the Slave Parallel mode can free run at 50MHz).
23c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * If there is a need to operate slower, define CONFIG_FPGA_DELAY in
24c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * the board config file to slow things down.
25c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  */
26c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_FPGA_DELAY
27c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FPGA_DELAY()
28c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
29c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
30c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_FPGA_WAIT
31c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_WAIT CONFIG_SYS_HZ/10		/* 100 ms */
32c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
33c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
34e6a857daSWolfgang Denk static int ACEX1K_ps_load(Altera_desc *desc, const void *buf, size_t bsize);
35e6a857daSWolfgang Denk static int ACEX1K_ps_dump(Altera_desc *desc, const void *buf, size_t bsize);
36c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* static int ACEX1K_ps_info(Altera_desc *desc); */
37c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
38c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ------------------------------------------------------------------------- */
39c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ACEX1K Generic Implementation */
ACEX1K_load(Altera_desc * desc,const void * buf,size_t bsize)40e6a857daSWolfgang Denk int ACEX1K_load(Altera_desc *desc, const void *buf, size_t bsize)
41c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
42c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int ret_val = FPGA_FAIL;
43c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
44c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	switch (desc->iface) {
45c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	case passive_serial:
46c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		PRINTF ("%s: Launching Passive Serial Loader\n", __FUNCTION__);
47c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ret_val = ACEX1K_ps_load (desc, buf, bsize);
48c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		break;
49c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
50c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Add new interface types here */
51c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
52c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	default:
53c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("%s: Unsupported interface type, %d\n",
54c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				__FUNCTION__, desc->iface);
55c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
56c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
57c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return ret_val;
58c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
59c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
ACEX1K_dump(Altera_desc * desc,const void * buf,size_t bsize)60e6a857daSWolfgang Denk int ACEX1K_dump(Altera_desc *desc, const void *buf, size_t bsize)
61c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
62c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int ret_val = FPGA_FAIL;
63c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
64c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	switch (desc->iface) {
65c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	case passive_serial:
66c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		PRINTF ("%s: Launching Passive Serial Dump\n", __FUNCTION__);
67c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ret_val = ACEX1K_ps_dump (desc, buf, bsize);
68c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		break;
69c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
70c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Add new interface types here */
71c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
72c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	default:
73c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("%s: Unsupported interface type, %d\n",
74c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				__FUNCTION__, desc->iface);
75c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
76c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
77c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return ret_val;
78c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
79c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
ACEX1K_info(Altera_desc * desc)80c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int ACEX1K_info( Altera_desc *desc )
81c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
82c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return FPGA_SUCCESS;
83c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
84c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
85c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
86c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ------------------------------------------------------------------------- */
87c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ACEX1K Passive Serial Generic Implementation                                  */
88c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
ACEX1K_ps_load(Altera_desc * desc,const void * buf,size_t bsize)89e6a857daSWolfgang Denk static int ACEX1K_ps_load(Altera_desc *desc, const void *buf, size_t bsize)
90c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
91c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int ret_val = FPGA_FAIL;	/* assume the worst */
92c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	Altera_ACEX1K_Passive_Serial_fns *fn = desc->iface_fns;
93c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int i;
94c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
95c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	PRINTF ("%s: start with interface functions @ 0x%p\n",
96c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			__FUNCTION__, fn);
97c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
98c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	if (fn) {
99c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		size_t bytecount = 0;
100c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		unsigned char *data = (unsigned char *) buf;
101c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		int cookie = desc->cookie;	/* make a local copy */
102c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		unsigned long ts;		/* timestamp */
103c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
104c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		PRINTF ("%s: Function Table:\n"
105c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"ptr:\t0x%p\n"
106c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"struct: 0x%p\n"
107c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"config:\t0x%p\n"
108c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"status:\t0x%p\n"
109c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"clk:\t0x%p\n"
110c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"data:\t0x%p\n"
111c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"done:\t0x%p\n\n",
112c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				__FUNCTION__, &fn, fn, fn->config, fn->status,
113c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				fn->clk, fn->data, fn->done);
114c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
115c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("Loading FPGA Device %d...", cookie);
116c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
117c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
118c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/*
119c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 * Run the pre configuration function if there is one.
120c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 */
121c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		if (*fn->pre) {
122c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			(*fn->pre) (cookie);
123c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
124c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
125c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Establish the initial state */
126472d5460SYork Sun 		(*fn->config) (true, true, cookie);	/* Assert nCONFIG */
127c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
128c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		udelay(2);		/* T_cfg > 2us	*/
129c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
130c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* nSTATUS should be asserted now */
131c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		(*fn->done) (cookie);
132c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		if ( !(*fn->status) (cookie) ) {
133c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			puts ("** nSTATUS is not asserted.\n");
134c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			(*fn->abort) (cookie);
135c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			return FPGA_FAIL;
136c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
137c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
138472d5460SYork Sun 		(*fn->config) (false, true, cookie);	/* Deassert nCONFIG */
139c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		udelay(2);		/* T_cf2st1 < 4us	*/
140c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
141c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Wait for nSTATUS to be released (i.e. deasserted) */
142c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ts = get_timer (0);		/* get current time */
143c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		do {
144c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			CONFIG_FPGA_DELAY ();
145c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if (get_timer (ts) > CONFIG_SYS_FPGA_WAIT) {	/* check the time */
146c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				puts ("** Timeout waiting for STATUS to go high.\n");
147c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				(*fn->abort) (cookie);
148c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				return FPGA_FAIL;
149c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			}
150c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			(*fn->done) (cookie);
151c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		} while ((*fn->status) (cookie));
152c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
153c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Get ready for the burn */
154c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		CONFIG_FPGA_DELAY ();
155c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
156c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Load the data */
157c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		while (bytecount < bsize) {
158c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			unsigned char val=0;
159c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_CHECK_CTRLC
160c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if (ctrlc ()) {
161c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				(*fn->abort) (cookie);
162c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				return FPGA_FAIL;
163c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			}
164c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
165c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			/* Altera detects an error if INIT goes low (active)
166c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			   while DONE is low (inactive) */
167c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #if 0 /* not yet implemented */
168c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if ((*fn->done) (cookie) == 0 && (*fn->init) (cookie)) {
169c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				puts ("** CRC error during FPGA load.\n");
170c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				(*fn->abort) (cookie);
171c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				return (FPGA_FAIL);
172c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			}
173c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
174c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			val = data [bytecount ++ ];
175c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			i = 8;
176c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			do {
177c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				/* Deassert the clock */
178472d5460SYork Sun 				(*fn->clk) (false, true, cookie);
179c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				CONFIG_FPGA_DELAY ();
180c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				/* Write data */
181472d5460SYork Sun 				(*fn->data) ((val & 0x01), true, cookie);
182c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				CONFIG_FPGA_DELAY ();
183c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				/* Assert the clock */
184472d5460SYork Sun 				(*fn->clk) (true, true, cookie);
185c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				CONFIG_FPGA_DELAY ();
186c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				val >>= 1;
187c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				i --;
188c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			} while (i > 0);
189c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
190c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
191c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if (bytecount % (bsize / 40) == 0)
192c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				putc ('.');		/* let them know we are alive */
193c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
194c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
195c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
196c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		CONFIG_FPGA_DELAY ();
197c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
198c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
199c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		putc (' ');			/* terminate the dotted line */
200c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
201c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
202c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	/*
203c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	 * Checking FPGA's CONF_DONE signal - correctly booted ?
204c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	 */
205c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
206c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	if ( ! (*fn->done) (cookie) ) {
207c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		puts ("** Booting failed! CONF_DONE is still deasserted.\n");
208c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		(*fn->abort) (cookie);
209c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		return (FPGA_FAIL);
210c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
211c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
212c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	/*
213c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	 * "DCLK must be clocked an additional 10 times fpr ACEX 1K..."
214c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	 */
215c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
216c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < 12; i++) {
217c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		CONFIG_FPGA_DELAY ();
218472d5460SYork Sun 		(*fn->clk) (true, true, cookie);	/* Assert the clock pin */
219c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		CONFIG_FPGA_DELAY ();
220472d5460SYork Sun 		(*fn->clk) (false, true, cookie);	/* Deassert the clock pin */
221c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
222c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
223c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	ret_val = FPGA_SUCCESS;
224c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
225c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
226c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		if (ret_val == FPGA_SUCCESS) {
227c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			puts ("Done.\n");
228c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
229c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		else {
230c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			puts ("Fail.\n");
231c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
232c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
233c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	(*fn->post) (cookie);
234c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
235c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	} else {
236c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("%s: NULL Interface function table!\n", __FUNCTION__);
237c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
238c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
239c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return ret_val;
240c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
241c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
ACEX1K_ps_dump(Altera_desc * desc,const void * buf,size_t bsize)242e6a857daSWolfgang Denk static int ACEX1K_ps_dump(Altera_desc *desc, const void *buf, size_t bsize)
243c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
244c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	/* Readback is only available through the Slave Parallel and         */
245c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	/* boundary-scan interfaces.                                         */
246c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	printf ("%s: Passive Serial Dumping is unavailable\n",
247c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			__FUNCTION__);
248c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return FPGA_FAIL;
249c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
250