xref: /openbmc/u-boot/drivers/ddr/marvell/axp/ddr3_axp.h (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0 */
2ff9112dfSStefan Roese /*
3ff9112dfSStefan Roese  * Copyright (C) Marvell International Ltd. and its affiliates
4ff9112dfSStefan Roese  */
5ff9112dfSStefan Roese 
6ff9112dfSStefan Roese #ifndef __DDR3_AXP_H
7ff9112dfSStefan Roese #define __DDR3_AXP_H
8ff9112dfSStefan Roese 
9ff9112dfSStefan Roese #define MV_78XX0_Z1_REV			0x0
10ff9112dfSStefan Roese #define MV_78XX0_A0_REV			0x1
11ff9112dfSStefan Roese #define MV_78XX0_B0_REV			0x2
12ff9112dfSStefan Roese 
13ff9112dfSStefan Roese #define SAR_DDR3_FREQ_MASK		0xFE00000
14ff9112dfSStefan Roese #define SAR_CPU_FAB_GET(cpu, fab)	(((cpu & 0x7) << 21) | ((fab & 0xF) << 24))
15ff9112dfSStefan Roese 
16ff9112dfSStefan Roese #define MAX_CS				4
17ff9112dfSStefan Roese 
18ff9112dfSStefan Roese #define MIN_DIMM_ADDR			0x50
19ff9112dfSStefan Roese #define FAR_END_DIMM_ADDR		0x50
20ff9112dfSStefan Roese #define MAX_DIMM_ADDR			0x60
21ff9112dfSStefan Roese 
22ff9112dfSStefan Roese #ifndef CONFIG_DDR_FIXED_SIZE
23ff9112dfSStefan Roese #define SDRAM_CS_SIZE			0xFFFFFFF
24ff9112dfSStefan Roese #else
25ff9112dfSStefan Roese #define SDRAM_CS_SIZE			(CONFIG_DDR_FIXED_SIZE - 1)
26ff9112dfSStefan Roese #endif
27ff9112dfSStefan Roese #define SDRAM_CS_BASE			0x0
28ff9112dfSStefan Roese #define SDRAM_DIMM_SIZE			0x80000000
29ff9112dfSStefan Roese 
30ff9112dfSStefan Roese #define CPU_CONFIGURATION_REG(id)	(0x21800 + (id * 0x100))
31ff9112dfSStefan Roese #define CPU_MRVL_ID_OFFSET		0x10
32ff9112dfSStefan Roese #define SAR1_CPU_CORE_MASK		0x00000018
33ff9112dfSStefan Roese #define SAR1_CPU_CORE_OFFSET		3
34ff9112dfSStefan Roese 
35698ffab2SStefan Roese /* Only enable ECC if the board selects it */
36698ffab2SStefan Roese #ifdef CONFIG_BOARD_ECC_SUPPORT
37ff9112dfSStefan Roese #define ECC_SUPPORT
38698ffab2SStefan Roese #endif
39ff9112dfSStefan Roese #define NEW_FABRIC_TWSI_ADDR		0x4E
40ff9112dfSStefan Roese #ifdef CONFIG_DB_784MP_GP
41ff9112dfSStefan Roese #define BUS_WIDTH_ECC_TWSI_ADDR		0x4E
42ff9112dfSStefan Roese #else
43ff9112dfSStefan Roese #define BUS_WIDTH_ECC_TWSI_ADDR		0x4F
44ff9112dfSStefan Roese #endif
45ff9112dfSStefan Roese #define MV_MAX_DDR3_STATIC_SIZE		50
46ff9112dfSStefan Roese #define MV_DDR3_MODES_NUMBER		30
47ff9112dfSStefan Roese 
48ff9112dfSStefan Roese #define RESUME_RL_PATTERNS_ADDR		(0xFE0000)
49ff9112dfSStefan Roese #define RESUME_RL_PATTERNS_SIZE		(0x100)
50ff9112dfSStefan Roese #define RESUME_TRAINING_VALUES_ADDR	(RESUME_RL_PATTERNS_ADDR + RESUME_RL_PATTERNS_SIZE)
51ff9112dfSStefan Roese #define RESUME_TRAINING_VALUES_MAX	(0xCD0)
52ff9112dfSStefan Roese #define BOOT_INFO_ADDR			(RESUME_RL_PATTERNS_ADDR + 0x1000)
53ff9112dfSStefan Roese #define CHECKSUM_RESULT_ADDR		(BOOT_INFO_ADDR + 0x1000)
54ff9112dfSStefan Roese #define NUM_OF_REGISTER_ADDR		(CHECKSUM_RESULT_ADDR + 4)
55ff9112dfSStefan Roese #define SUSPEND_MAGIC_WORD		(0xDEADB002)
56ff9112dfSStefan Roese #define REGISTER_LIST_END		(0xFFFFFFFF)
57ff9112dfSStefan Roese 
58ff9112dfSStefan Roese /*
59ff9112dfSStefan Roese  * Registers offset
60ff9112dfSStefan Roese  */
61ff9112dfSStefan Roese 
62ff9112dfSStefan Roese #define REG_SAMPLE_RESET_LOW_ADDR		0x18230
63ff9112dfSStefan Roese #define REG_SAMPLE_RESET_HIGH_ADDR		0x18234
64ff9112dfSStefan Roese #define	REG_SAMPLE_RESET_CPU_FREQ_OFFS		21
65ff9112dfSStefan Roese #define	REG_SAMPLE_RESET_CPU_FREQ_MASK		0x00E00000
66ff9112dfSStefan Roese #define	REG_SAMPLE_RESET_FAB_OFFS		24
67ff9112dfSStefan Roese #define	REG_SAMPLE_RESET_FAB_MASK		0xF000000
68ff9112dfSStefan Roese #define	REG_SAMPLE_RESET_TCLK_OFFS		28
69ff9112dfSStefan Roese #define	REG_SAMPLE_RESET_CPU_ARCH_OFFS		31
70ff9112dfSStefan Roese #define	REG_SAMPLE_RESET_HIGH_CPU_FREQ_OFFS	20
71ff9112dfSStefan Roese 
72ff9112dfSStefan Roese /* MISC */
73ff9112dfSStefan Roese /*
74ff9112dfSStefan Roese  * In mainline U-Boot we're re-configuring the mvebu base address
75ff9112dfSStefan Roese  * register to 0xf1000000. So need to use this value for the DDR
76ff9112dfSStefan Roese  * training code as well.
77ff9112dfSStefan Roese  */
78ff9112dfSStefan Roese #define INTER_REGS_BASE				SOC_REGS_PHY_BASE
79ff9112dfSStefan Roese 
80ff9112dfSStefan Roese /* DDR */
81ff9112dfSStefan Roese #define REG_SDRAM_CONFIG_ADDR			0x1400
82ff9112dfSStefan Roese #define REG_SDRAM_CONFIG_MASK			0x9FFFFFFF
83ff9112dfSStefan Roese #define REG_SDRAM_CONFIG_RFRS_MASK		0x3FFF
84ff9112dfSStefan Roese #define REG_SDRAM_CONFIG_WIDTH_OFFS		15
85ff9112dfSStefan Roese #define REG_SDRAM_CONFIG_REGDIMM_OFFS		17
86ff9112dfSStefan Roese #define REG_SDRAM_CONFIG_ECC_OFFS		18
87ff9112dfSStefan Roese #define REG_SDRAM_CONFIG_IERR_OFFS		19
88ff9112dfSStefan Roese #define REG_SDRAM_CONFIG_PUPRSTDIV_OFFS		28
89ff9112dfSStefan Roese #define REG_SDRAM_CONFIG_RSTRD_OFFS		30
90ff9112dfSStefan Roese 
91ff9112dfSStefan Roese #define REG_DUNIT_CTRL_LOW_ADDR			0x1404
92ff9112dfSStefan Roese #define REG_DUNIT_CTRL_LOW_2T_OFFS		3
93ff9112dfSStefan Roese #define REG_DUNIT_CTRL_LOW_2T_MASK		0x3
94ff9112dfSStefan Roese #define REG_DUNIT_CTRL_LOW_DPDE_OFFS		14
95ff9112dfSStefan Roese 
96ff9112dfSStefan Roese #define REG_SDRAM_TIMING_LOW_ADDR		0x1408
97ff9112dfSStefan Roese 
98ff9112dfSStefan Roese #define REG_SDRAM_TIMING_HIGH_ADDR		0x140C
99ff9112dfSStefan Roese #define REG_SDRAM_TIMING_H_R2R_OFFS		7
100ff9112dfSStefan Roese #define REG_SDRAM_TIMING_H_R2R_MASK		0x3
101ff9112dfSStefan Roese #define REG_SDRAM_TIMING_H_R2W_W2R_OFFS		9
102ff9112dfSStefan Roese #define REG_SDRAM_TIMING_H_R2W_W2R_MASK		0x3
103ff9112dfSStefan Roese #define REG_SDRAM_TIMING_H_W2W_OFFS		11
104ff9112dfSStefan Roese #define REG_SDRAM_TIMING_H_W2W_MASK		0x1F
105ff9112dfSStefan Roese #define REG_SDRAM_TIMING_H_R2R_H_OFFS		19
106ff9112dfSStefan Roese #define REG_SDRAM_TIMING_H_R2R_H_MASK		0x7
107ff9112dfSStefan Roese #define REG_SDRAM_TIMING_H_R2W_W2R_H_OFFS	22
108ff9112dfSStefan Roese #define REG_SDRAM_TIMING_H_R2W_W2R_H_MASK	0x7
109ff9112dfSStefan Roese 
110ff9112dfSStefan Roese #define REG_SDRAM_ADDRESS_CTRL_ADDR		0x1410
111ff9112dfSStefan Roese #define REG_SDRAM_ADDRESS_SIZE_OFFS		2
112ff9112dfSStefan Roese #define REG_SDRAM_ADDRESS_SIZE_HIGH_OFFS	18
113ff9112dfSStefan Roese #define REG_SDRAM_ADDRESS_CTRL_STRUCT_OFFS	4
114ff9112dfSStefan Roese 
115ff9112dfSStefan Roese #define REG_SDRAM_OPEN_PAGES_ADDR		0x1414
116ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_CS_OFFS		8
117ff9112dfSStefan Roese 
118ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_ADDR		0x1418
119ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_CWA_DELAY_SEL_OFFS	24
120ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_CWA_DATA_OFFS	20
121ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_CWA_DATA_MASK	0xF
122ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_CWA_RC_OFFS		16
123ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_CWA_RC_MASK		0xF
124ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_CMD_MR0		0xF03
125ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_CMD_MR1		0xF04
126ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_CMD_MR2		0xF08
127ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_CMD_MR3		0xF09
128ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_CMD_RFRS		0xF02
129ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_CMD_CWA		0xF0E
130ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_CMD_RFRS_DONE	0xF
131ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_CMD_MASK		0xF
132ff9112dfSStefan Roese #define REG_SDRAM_OPERATION_CS_OFFS		8
133ff9112dfSStefan Roese 
134ff9112dfSStefan Roese #define REG_OUDDR3_TIMING_ADDR			0x142C
135ff9112dfSStefan Roese 
136ff9112dfSStefan Roese #define REG_SDRAM_MODE_ADDR			0x141C
137ff9112dfSStefan Roese 
138ff9112dfSStefan Roese #define REG_SDRAM_EXT_MODE_ADDR			0x1420
139ff9112dfSStefan Roese 
140ff9112dfSStefan Roese #define REG_DDR_CONT_HIGH_ADDR			0x1424
141ff9112dfSStefan Roese 
142ff9112dfSStefan Roese #define REG_ODT_TIME_LOW_ADDR			0x1428
143ff9112dfSStefan Roese #define REG_ODT_ON_CTL_RD_OFFS                  12
144ff9112dfSStefan Roese #define REG_ODT_OFF_CTL_RD_OFFS                 16
145ff9112dfSStefan Roese #define REG_SDRAM_ERROR_ADDR			0x1454
146ff9112dfSStefan Roese #define REG_SDRAM_AUTO_PWR_SAVE_ADDR		0x1474
147ff9112dfSStefan Roese #define REG_ODT_TIME_HIGH_ADDR			0x147C
148ff9112dfSStefan Roese 
149ff9112dfSStefan Roese #define REG_SDRAM_INIT_CTRL_ADDR		0x1480
150ff9112dfSStefan Roese #define REG_SDRAM_INIT_CTRL_OFFS		0
151ff9112dfSStefan Roese #define REG_SDRAM_INIT_CKE_ASSERT_OFFS		2
152ff9112dfSStefan Roese #define REG_SDRAM_INIT_RESET_DEASSERT_OFFS	3
153ff9112dfSStefan Roese 
154ff9112dfSStefan Roese #define REG_SDRAM_ODT_CTRL_LOW_ADDR		0x1494
155ff9112dfSStefan Roese 
156ff9112dfSStefan Roese #define REG_SDRAM_ODT_CTRL_HIGH_ADDR		0x1498
157ff9112dfSStefan Roese /*#define REG_SDRAM_ODT_CTRL_HIGH_OVRD_MASK	0xFFFFFF55 */
158ff9112dfSStefan Roese #define REG_SDRAM_ODT_CTRL_HIGH_OVRD_MASK	0x0
159ff9112dfSStefan Roese #define REG_SDRAM_ODT_CTRL_HIGH_OVRD_ENA	0x3
160ff9112dfSStefan Roese 
161ff9112dfSStefan Roese #define REG_DUNIT_ODT_CTRL_ADDR			0x149C
162ff9112dfSStefan Roese #define REG_DUNIT_ODT_CTRL_OVRD_OFFS            8
163ff9112dfSStefan Roese #define REG_DUNIT_ODT_CTRL_OVRD_VAL_OFFS        9
164ff9112dfSStefan Roese 
165ff9112dfSStefan Roese #define REG_DRAM_FIFO_CTRL_ADDR			0x14A0
166ff9112dfSStefan Roese 
167ff9112dfSStefan Roese #define REG_DRAM_AXI_CTRL_ADDR			0x14A8
168ff9112dfSStefan Roese #define REG_DRAM_AXI_CTRL_AXIDATABUSWIDTH_OFFS	0
169ff9112dfSStefan Roese 
170ff9112dfSStefan Roese #define REG_METAL_MASK_ADDR			0x14B0
171ff9112dfSStefan Roese #define REG_METAL_MASK_MASK			0xDFFFFFFF
172ff9112dfSStefan Roese #define REG_METAL_MASK_RETRY_OFFS		0
173ff9112dfSStefan Roese 
174ff9112dfSStefan Roese #define REG_DRAM_ADDR_CTRL_DRIVE_STRENGTH_ADDR	0x14C0
175ff9112dfSStefan Roese 
176ff9112dfSStefan Roese #define REG_DRAM_DATA_DQS_DRIVE_STRENGTH_ADDR	0x14C4
177ff9112dfSStefan Roese #define REG_DRAM_VER_CAL_MACHINE_CTRL_ADDR	0x14c8
178ff9112dfSStefan Roese #define REG_DRAM_MAIN_PADS_CAL_ADDR		0x14CC
179ff9112dfSStefan Roese 
180ff9112dfSStefan Roese #define REG_DRAM_HOR_CAL_MACHINE_CTRL_ADDR	0x17c8
181ff9112dfSStefan Roese 
182ff9112dfSStefan Roese #define REG_CS_SIZE_SCRATCH_ADDR		0x1504
183ff9112dfSStefan Roese #define REG_DYNAMIC_POWER_SAVE_ADDR		0x1520
184ff9112dfSStefan Roese #define REG_DDR_IO_ADDR				0x1524
185ff9112dfSStefan Roese #define REG_DDR_IO_CLK_RATIO_OFFS		15
186ff9112dfSStefan Roese 
187ff9112dfSStefan Roese #define REG_DFS_ADDR				0x1528
188ff9112dfSStefan Roese #define REG_DFS_DLLNEXTSTATE_OFFS		0
189ff9112dfSStefan Roese #define REG_DFS_BLOCK_OFFS			1
190ff9112dfSStefan Roese #define REG_DFS_SR_OFFS				2
191ff9112dfSStefan Roese #define REG_DFS_ATSR_OFFS			3
192ff9112dfSStefan Roese #define REG_DFS_RECONF_OFFS			4
193ff9112dfSStefan Roese #define REG_DFS_CL_NEXT_STATE_OFFS		8
194ff9112dfSStefan Roese #define REG_DFS_CL_NEXT_STATE_MASK		0xF
195ff9112dfSStefan Roese #define REG_DFS_CWL_NEXT_STATE_OFFS		12
196ff9112dfSStefan Roese #define REG_DFS_CWL_NEXT_STATE_MASK		0x7
197ff9112dfSStefan Roese 
198ff9112dfSStefan Roese #define REG_READ_DATA_SAMPLE_DELAYS_ADDR	0x1538
199ff9112dfSStefan Roese #define REG_READ_DATA_SAMPLE_DELAYS_MASK	0x1F
200ff9112dfSStefan Roese #define REG_READ_DATA_SAMPLE_DELAYS_OFFS	8
201ff9112dfSStefan Roese 
202ff9112dfSStefan Roese #define REG_READ_DATA_READY_DELAYS_ADDR		0x153C
203ff9112dfSStefan Roese #define REG_READ_DATA_READY_DELAYS_MASK		0x1F
204ff9112dfSStefan Roese #define REG_READ_DATA_READY_DELAYS_OFFS		8
205ff9112dfSStefan Roese 
206ff9112dfSStefan Roese #define START_BURST_IN_ADDR			1
207ff9112dfSStefan Roese 
208ff9112dfSStefan Roese #define REG_DRAM_TRAINING_SHADOW_ADDR		0x18488
209ff9112dfSStefan Roese #define REG_DRAM_TRAINING_ADDR			0x15B0
210ff9112dfSStefan Roese #define REG_DRAM_TRAINING_LOW_FREQ_OFFS		0
211ff9112dfSStefan Roese #define REG_DRAM_TRAINING_PATTERNS_OFFS		4
212ff9112dfSStefan Roese #define REG_DRAM_TRAINING_MED_FREQ_OFFS		2
213ff9112dfSStefan Roese #define REG_DRAM_TRAINING_WL_OFFS		3
214ff9112dfSStefan Roese #define REG_DRAM_TRAINING_RL_OFFS		6
215ff9112dfSStefan Roese #define REG_DRAM_TRAINING_DQS_RX_OFFS		15
216ff9112dfSStefan Roese #define REG_DRAM_TRAINING_DQS_TX_OFFS		16
217ff9112dfSStefan Roese #define REG_DRAM_TRAINING_CS_OFFS		20
218ff9112dfSStefan Roese #define REG_DRAM_TRAINING_RETEST_OFFS		24
219ff9112dfSStefan Roese #define REG_DRAM_TRAINING_DFS_FREQ_OFFS		27
220ff9112dfSStefan Roese #define REG_DRAM_TRAINING_DFS_REQ_OFFS		29
221ff9112dfSStefan Roese #define REG_DRAM_TRAINING_ERROR_OFFS		30
222ff9112dfSStefan Roese #define REG_DRAM_TRAINING_AUTO_OFFS		31
223ff9112dfSStefan Roese #define REG_DRAM_TRAINING_RETEST_PAR		0x3
224ff9112dfSStefan Roese #define REG_DRAM_TRAINING_RETEST_MASK		0xF8FFFFFF
225ff9112dfSStefan Roese #define REG_DRAM_TRAINING_CS_MASK		0xFF0FFFFF
226ff9112dfSStefan Roese #define REG_DRAM_TRAINING_PATTERNS_MASK		0xFF0F0000
227ff9112dfSStefan Roese 
228ff9112dfSStefan Roese #define REG_DRAM_TRAINING_1_ADDR		0x15B4
229ff9112dfSStefan Roese #define REG_DRAM_TRAINING_1_TRNBPOINT_OFFS	16
230ff9112dfSStefan Roese 
231ff9112dfSStefan Roese #define REG_DRAM_TRAINING_2_ADDR		0x15B8
232ff9112dfSStefan Roese #define REG_DRAM_TRAINING_2_OVERRUN_OFFS	17
233ff9112dfSStefan Roese #define REG_DRAM_TRAINING_2_FIFO_RST_OFFS	4
234ff9112dfSStefan Roese #define REG_DRAM_TRAINING_2_RL_MODE_OFFS	3
235ff9112dfSStefan Roese #define REG_DRAM_TRAINING_2_WL_MODE_OFFS	2
236ff9112dfSStefan Roese #define REG_DRAM_TRAINING_2_ECC_MUX_OFFS	1
237ff9112dfSStefan Roese #define REG_DRAM_TRAINING_2_SW_OVRD_OFFS	0
238ff9112dfSStefan Roese 
239ff9112dfSStefan Roese #define REG_DRAM_TRAINING_PATTERN_BASE_ADDR	0x15BC
240ff9112dfSStefan Roese #define REG_DRAM_TRAINING_PATTERN_BASE_OFFS	3
241ff9112dfSStefan Roese 
242ff9112dfSStefan Roese #define REG_TRAINING_DEBUG_2_ADDR		0x15C4
243ff9112dfSStefan Roese #define REG_TRAINING_DEBUG_2_OFFS		16
244ff9112dfSStefan Roese #define REG_TRAINING_DEBUG_2_MASK		0x3
245ff9112dfSStefan Roese 
246ff9112dfSStefan Roese #define REG_TRAINING_DEBUG_3_ADDR		0x15C8
247ff9112dfSStefan Roese #define REG_TRAINING_DEBUG_3_OFFS		3
248ff9112dfSStefan Roese #define REG_TRAINING_DEBUG_3_MASK		0x7
249ff9112dfSStefan Roese 
250ff9112dfSStefan Roese #define	MR_CS_ADDR_OFFS				4
251ff9112dfSStefan Roese 
252ff9112dfSStefan Roese #define	REG_DDR3_MR0_ADDR			0x15D0
253ff9112dfSStefan Roese #define	REG_DDR3_MR0_CS_ADDR			0x1870
254ff9112dfSStefan Roese #define REG_DDR3_MR0_CL_MASK			0x74
255ff9112dfSStefan Roese #define	REG_DDR3_MR0_CL_OFFS			2
256ff9112dfSStefan Roese #define	REG_DDR3_MR0_CL_HIGH_OFFS		3
257ff9112dfSStefan Roese #define	CL_MASK					0xF
258ff9112dfSStefan Roese 
259ff9112dfSStefan Roese #define	REG_DDR3_MR1_ADDR			0x15D4
260ff9112dfSStefan Roese #define	REG_DDR3_MR1_CS_ADDR			0x1874
261ff9112dfSStefan Roese #define REG_DDR3_MR1_RTT_MASK			0xFFFFFDBB
262ff9112dfSStefan Roese #define REG_DDR3_MR1_DLL_ENA_OFFS		0
263ff9112dfSStefan Roese #define REG_DDR3_MR1_RTT_DISABLED		0x0
264ff9112dfSStefan Roese #define REG_DDR3_MR1_RTT_RZQ2			0x40
265ff9112dfSStefan Roese #define REG_DDR3_MR1_RTT_RZQ4			0x2
266ff9112dfSStefan Roese #define REG_DDR3_MR1_RTT_RZQ6			0x42
267ff9112dfSStefan Roese #define REG_DDR3_MR1_RTT_RZQ8			0x202
268ff9112dfSStefan Roese #define REG_DDR3_MR1_RTT_RZQ12			0x4
269ff9112dfSStefan Roese #define REG_DDR3_MR1_OUTBUF_WL_MASK		0xFFFFEF7F	/* WL-disabled,OB-enabled */
270ff9112dfSStefan Roese #define REG_DDR3_MR1_OUTBUF_DIS_OFFS		12	/* Output Buffer Disabled */
271ff9112dfSStefan Roese #define REG_DDR3_MR1_WL_ENA_OFFS		7
272ff9112dfSStefan Roese #define REG_DDR3_MR1_WL_ENA			0x80	/* WL Enabled */
273ff9112dfSStefan Roese #define REG_DDR3_MR1_ODT_MASK			0xFFFFFDBB
274ff9112dfSStefan Roese 
275ff9112dfSStefan Roese #define	REG_DDR3_MR2_ADDR			0x15D8
276ff9112dfSStefan Roese #define	REG_DDR3_MR2_CS_ADDR			0x1878
277ff9112dfSStefan Roese #define	REG_DDR3_MR2_CWL_OFFS			3
278ff9112dfSStefan Roese #define	REG_DDR3_MR2_CWL_MASK			0x7
279ff9112dfSStefan Roese #define REG_DDR3_MR2_ODT_MASK			0xFFFFF9FF
280ff9112dfSStefan Roese #define	REG_DDR3_MR3_ADDR			0x15DC
281ff9112dfSStefan Roese #define	REG_DDR3_MR3_CS_ADDR			0x187C
282ff9112dfSStefan Roese 
283ff9112dfSStefan Roese #define REG_DDR3_RANK_CTRL_ADDR			0x15E0
284ff9112dfSStefan Roese #define REG_DDR3_RANK_CTRL_CS_ENA_MASK		0xF
285ff9112dfSStefan Roese #define REG_DDR3_RANK_CTRL_MIRROR_OFFS		4
286ff9112dfSStefan Roese 
287ff9112dfSStefan Roese #define REG_ZQC_CONF_ADDR			0x15E4
288ff9112dfSStefan Roese 
289ff9112dfSStefan Roese #define REG_DRAM_PHY_CONFIG_ADDR		0x15EC
290ff9112dfSStefan Roese #define REG_DRAM_PHY_CONFIG_MASK		0x3FFFFFFF
291ff9112dfSStefan Roese 
292ff9112dfSStefan Roese #define REG_ODPG_CNTRL_ADDR			0x1600
293ff9112dfSStefan Roese #define REG_ODPG_CNTRL_OFFS			21
294ff9112dfSStefan Roese 
295ff9112dfSStefan Roese #define REG_PHY_LOCK_MASK_ADDR			0x1670
296ff9112dfSStefan Roese #define REG_PHY_LOCK_MASK_MASK			0xFFFFF000
297ff9112dfSStefan Roese 
298ff9112dfSStefan Roese #define REG_PHY_LOCK_STATUS_ADDR		0x1674
299ff9112dfSStefan Roese #define REG_PHY_LOCK_STATUS_LOCK_OFFS		9
300ff9112dfSStefan Roese #define REG_PHY_LOCK_STATUS_LOCK_MASK		0xFFF
301ff9112dfSStefan Roese #define REG_PHY_LOCK_APLL_ADLL_STATUS_MASK	0x7FF
302ff9112dfSStefan Roese 
303ff9112dfSStefan Roese #define REG_PHY_REGISTRY_FILE_ACCESS_ADDR	0x16A0
304ff9112dfSStefan Roese #define REG_PHY_REGISTRY_FILE_ACCESS_OP_WR	0xC0000000
305ff9112dfSStefan Roese #define REG_PHY_REGISTRY_FILE_ACCESS_OP_RD	0x80000000
306ff9112dfSStefan Roese #define REG_PHY_REGISTRY_FILE_ACCESS_OP_DONE	0x80000000
307ff9112dfSStefan Roese #define REG_PHY_BC_OFFS				27
308ff9112dfSStefan Roese #define REG_PHY_CNTRL_OFFS			26
309ff9112dfSStefan Roese #define REG_PHY_CS_OFFS				16
310ff9112dfSStefan Roese #define REG_PHY_DQS_REF_DLY_OFFS		10
311ff9112dfSStefan Roese #define REG_PHY_PHASE_OFFS			8
312ff9112dfSStefan Roese #define REG_PHY_PUP_OFFS			22
313ff9112dfSStefan Roese 
314ff9112dfSStefan Roese #define REG_TRAINING_WL_ADDR			0x16AC
315ff9112dfSStefan Roese #define REG_TRAINING_WL_CS_MASK			0xFFFFFFFC
316ff9112dfSStefan Roese #define REG_TRAINING_WL_UPD_OFFS		2
317ff9112dfSStefan Roese #define REG_TRAINING_WL_CS_DONE_OFFS		3
318ff9112dfSStefan Roese #define REG_TRAINING_WL_RATIO_MASK		0xFFFFFF0F
319ff9112dfSStefan Roese #define REG_TRAINING_WL_1TO1			0x50
320ff9112dfSStefan Roese #define REG_TRAINING_WL_2TO1			0x10
321ff9112dfSStefan Roese #define REG_TRAINING_WL_DELAYEXP_MASK		0x20000000
322ff9112dfSStefan Roese #define REG_TRAINING_WL_RESULTS_MASK		0x000001FF
323ff9112dfSStefan Roese #define REG_TRAINING_WL_RESULTS_OFFS		20
324ff9112dfSStefan Roese 
325ff9112dfSStefan Roese #define REG_REGISTERED_DRAM_CTRL_ADDR		0x16D0
326ff9112dfSStefan Roese #define REG_REGISTERED_DRAM_CTRL_SR_FLOAT_OFFS	15
327ff9112dfSStefan Roese #define REG_REGISTERED_DRAM_CTRL_PARITY_MASK	0x3F
328ff9112dfSStefan Roese /* DLB*/
329ff9112dfSStefan Roese #define REG_STATIC_DRAM_DLB_CONTROL		0x1700
330ff9112dfSStefan Roese #define DLB_BUS_OPTIMIZATION_WEIGHTS_REG	0x1704
331ff9112dfSStefan Roese #define DLB_AGING_REGISTER			0x1708
332ff9112dfSStefan Roese #define DLB_EVICTION_CONTROL_REG		0x170c
333ff9112dfSStefan Roese #define DLB_EVICTION_TIMERS_REGISTER_REG	0x1710
334ff9112dfSStefan Roese 
335ff9112dfSStefan Roese #define DLB_ENABLE				0x1
336ff9112dfSStefan Roese #define DLB_WRITE_COALESING			(0x1 << 2)
337ff9112dfSStefan Roese #define DLB_AXI_PREFETCH_EN			(0x1 << 3)
338ff9112dfSStefan Roese #define DLB_MBUS_PREFETCH_EN			(0x1 << 4)
339ff9112dfSStefan Roese #define PREFETCH_NLNSZTR			(0x1 << 6)
340ff9112dfSStefan Roese 
341ff9112dfSStefan Roese /* CPU    */
342ff9112dfSStefan Roese #define REG_BOOTROM_ROUTINE_ADDR		0x182D0
343ff9112dfSStefan Roese #define REG_BOOTROM_ROUTINE_DRAM_INIT_OFFS	12
344ff9112dfSStefan Roese 
345ff9112dfSStefan Roese #define REG_DRAM_INIT_CTRL_STATUS_ADDR		0x18488
346ff9112dfSStefan Roese #define REG_DRAM_INIT_CTRL_TRN_CLK_OFFS		16
347ff9112dfSStefan Roese #define REG_CPU_DIV_CLK_CTRL_0_NEW_RATIO	0x000200FF
348ff9112dfSStefan Roese #define REG_DRAM_INIT_CTRL_STATUS_2_ADDR	0x1488
349ff9112dfSStefan Roese 
350ff9112dfSStefan Roese #define REG_CPU_DIV_CLK_CTRL_0_ADDR		0x18700
351ff9112dfSStefan Roese 
352ff9112dfSStefan Roese #define REG_CPU_DIV_CLK_CTRL_1_ADDR		0x18704
353ff9112dfSStefan Roese #define REG_CPU_DIV_CLK_CTRL_2_ADDR		0x18708
354ff9112dfSStefan Roese 
355ff9112dfSStefan Roese #define REG_CPU_DIV_CLK_CTRL_3_ADDR		0x1870C
356ff9112dfSStefan Roese #define REG_CPU_DIV_CLK_CTRL_3_FREQ_MASK	0xFFFFC0FF
357ff9112dfSStefan Roese #define REG_CPU_DIV_CLK_CTRL_3_FREQ_OFFS	8
358ff9112dfSStefan Roese 
359ff9112dfSStefan Roese #define REG_CPU_DIV_CLK_CTRL_4_ADDR		0x18710
360ff9112dfSStefan Roese 
361ff9112dfSStefan Roese #define REG_CPU_DIV_CLK_STATUS_0_ADDR		0x18718
362ff9112dfSStefan Roese #define REG_CPU_DIV_CLK_ALL_STABLE_OFFS		8
363ff9112dfSStefan Roese 
364ff9112dfSStefan Roese #define REG_CPU_PLL_CTRL_0_ADDR			0x1871C
365ff9112dfSStefan Roese #define REG_CPU_PLL_STATUS_0_ADDR		0x18724
366ff9112dfSStefan Roese #define REG_CORE_DIV_CLK_CTRL_ADDR		0x18740
367ff9112dfSStefan Roese #define REG_CORE_DIV_CLK_STATUS_ADDR		0x18744
368ff9112dfSStefan Roese #define REG_DDRPHY_APLL_CTRL_ADDR		0x18780
369ff9112dfSStefan Roese 
370ff9112dfSStefan Roese #define REG_DDRPHY_APLL_CTRL_2_ADDR		0x18784
371ff9112dfSStefan Roese 
372ff9112dfSStefan Roese #define REG_SFABRIC_CLK_CTRL_ADDR		0x20858
373ff9112dfSStefan Roese #define REG_SFABRIC_CLK_CTRL_SMPL_OFFS		8
374ff9112dfSStefan Roese 
375ff9112dfSStefan Roese /* DRAM Windows */
376ff9112dfSStefan Roese #define REG_XBAR_WIN_19_CTRL_ADDR		0x200e8
377ff9112dfSStefan Roese #define REG_XBAR_WIN_4_CTRL_ADDR		0x20040
378ff9112dfSStefan Roese #define REG_XBAR_WIN_4_BASE_ADDR		0x20044
379ff9112dfSStefan Roese #define REG_XBAR_WIN_4_REMAP_ADDR		0x20048
380ff9112dfSStefan Roese #define REG_FASTPATH_WIN_0_CTRL_ADDR		0x20184
381ff9112dfSStefan Roese #define REG_XBAR_WIN_7_REMAP_ADDR		0x20078
382ff9112dfSStefan Roese 
383ff9112dfSStefan Roese /* SRAM */
384ff9112dfSStefan Roese #define REG_CDI_CONFIG_ADDR			0x20220
385ff9112dfSStefan Roese #define REG_SRAM_WINDOW_0_ADDR			0x20240
386ff9112dfSStefan Roese #define REG_SRAM_WINDOW_0_ENA_OFFS		0
387ff9112dfSStefan Roese #define REG_SRAM_WINDOW_1_ADDR			0x20244
388ff9112dfSStefan Roese #define REG_SRAM_L2_ENA_ADDR			0x8500
389ff9112dfSStefan Roese #define REG_SRAM_CLEAN_BY_WAY_ADDR		0x87BC
390ff9112dfSStefan Roese 
391ff9112dfSStefan Roese /* PMU */
392ff9112dfSStefan Roese #define REG_PMU_I_F_CTRL_ADDR			0x1C090
393ff9112dfSStefan Roese #define REG_PMU_DUNIT_BLK_OFFS			16
394ff9112dfSStefan Roese #define REG_PMU_DUNIT_RFRS_OFFS			20
395ff9112dfSStefan Roese #define REG_PMU_DUNIT_ACK_OFFS			24
396ff9112dfSStefan Roese 
397ff9112dfSStefan Roese /* MBUS*/
398ff9112dfSStefan Roese #define MBUS_UNITS_PRIORITY_CONTROL_REG		(MV_MBUS_REGS_OFFSET + 0x420)
399ff9112dfSStefan Roese #define FABRIC_UNITS_PRIORITY_CONTROL_REG	(MV_MBUS_REGS_OFFSET + 0x424)
400ff9112dfSStefan Roese #define MBUS_UNITS_PREFETCH_CONTROL_REG		(MV_MBUS_REGS_OFFSET + 0x428)
401ff9112dfSStefan Roese #define FABRIC_UNITS_PREFETCH_CONTROL_REG	(MV_MBUS_REGS_OFFSET + 0x42c)
402ff9112dfSStefan Roese 
403ff9112dfSStefan Roese #define REG_PM_STAT_MASK_ADDR			0x2210C
404ff9112dfSStefan Roese #define REG_PM_STAT_MASK_CPU0_IDLE_MASK_OFFS	16
405ff9112dfSStefan Roese 
406ff9112dfSStefan Roese #define REG_PM_EVENT_STAT_MASK_ADDR		0x22120
407ff9112dfSStefan Roese #define REG_PM_EVENT_STAT_MASK_DFS_DONE_OFFS	17
408ff9112dfSStefan Roese 
409ff9112dfSStefan Roese #define REG_PM_CTRL_CONFIG_ADDR			0x22104
410ff9112dfSStefan Roese #define REG_PM_CTRL_CONFIG_DFS_REQ_OFFS		18
411ff9112dfSStefan Roese 
412ff9112dfSStefan Roese #define REG_FABRIC_LOCAL_IRQ_MASK_ADDR		0x218C4
413ff9112dfSStefan Roese #define REG_FABRIC_LOCAL_IRQ_PMU_MASK_OFFS	18
414ff9112dfSStefan Roese 
415ff9112dfSStefan Roese /* Controller revision info */
416ff9112dfSStefan Roese #define PCI_CLASS_CODE_AND_REVISION_ID		0x008
417ff9112dfSStefan Roese #define PCCRIR_REVID_OFFS			0	/* Revision ID */
418ff9112dfSStefan Roese #define PCCRIR_REVID_MASK			(0xff << PCCRIR_REVID_OFFS)
419ff9112dfSStefan Roese 
420ff9112dfSStefan Roese /*  Power Management Clock Gating Control Register	*/
421ff9112dfSStefan Roese #define MV_PEX_IF_REGS_OFFSET(if) \
422ff9112dfSStefan Roese 	(if < 8 ? (0x40000 + ((if) / 4) * 0x40000 + ((if) % 4) * 0x4000) \
423ff9112dfSStefan Roese 	 : (0x42000 + ((if) % 8) * 0x40000))
424ff9112dfSStefan Roese #define MV_PEX_IF_REGS_BASE(unit)		(MV_PEX_IF_REGS_OFFSET(unit))
425ff9112dfSStefan Roese #define POWER_MNG_CTRL_REG			0x18220
426ff9112dfSStefan Roese #define PEX_DEVICE_AND_VENDOR_ID		0x000
427ff9112dfSStefan Roese #define PEX_CFG_DIRECT_ACCESS(if, reg)		(MV_PEX_IF_REGS_BASE(if) + (reg))
428ff9112dfSStefan Roese #define PMC_PEXSTOPCLOCK_OFFS(port)		((port) < 8 ? (5 + (port)) : (18 + (port)))
429ff9112dfSStefan Roese #define PMC_PEXSTOPCLOCK_MASK(port)		(1 << PMC_PEXSTOPCLOCK_OFFS(port))
430ff9112dfSStefan Roese #define PMC_PEXSTOPCLOCK_EN(port)		(1 << PMC_PEXSTOPCLOCK_OFFS(port))
431ff9112dfSStefan Roese #define PMC_PEXSTOPCLOCK_STOP(port)		(0 << PMC_PEXSTOPCLOCK_OFFS(port))
432ff9112dfSStefan Roese 
433ff9112dfSStefan Roese /* TWSI */
434ff9112dfSStefan Roese #define TWSI_DATA_ADDR_MASK			0x7
435ff9112dfSStefan Roese #define TWSI_DATA_ADDR_OFFS			1
436ff9112dfSStefan Roese 
437ff9112dfSStefan Roese /* General */
438ff9112dfSStefan Roese #define MAX_CS					4
439ff9112dfSStefan Roese 
440ff9112dfSStefan Roese /* Frequencies */
441ff9112dfSStefan Roese #define FAB_OPT					21
442ff9112dfSStefan Roese #define CLK_CPU					12
443ff9112dfSStefan Roese #define CLK_VCO					(2 * CLK_CPU)
444ff9112dfSStefan Roese #define CLK_DDR					12
445ff9112dfSStefan Roese 
446ff9112dfSStefan Roese /* Cpu Frequencies: */
447ff9112dfSStefan Roese #define CLK_CPU_1000				0
448ff9112dfSStefan Roese #define CLK_CPU_1066				1
449ff9112dfSStefan Roese #define CLK_CPU_1200				2
450ff9112dfSStefan Roese #define CLK_CPU_1333				3
451ff9112dfSStefan Roese #define CLK_CPU_1500				4
452ff9112dfSStefan Roese #define CLK_CPU_1666				5
453ff9112dfSStefan Roese #define CLK_CPU_1800				6
454ff9112dfSStefan Roese #define CLK_CPU_2000				7
455ff9112dfSStefan Roese #define CLK_CPU_600				8
456ff9112dfSStefan Roese #define CLK_CPU_667				9
457ff9112dfSStefan Roese #define CLK_CPU_800				0xa
458ff9112dfSStefan Roese 
459ff9112dfSStefan Roese /* Extra Cpu Frequencies: */
460ff9112dfSStefan Roese #define CLK_CPU_1600				11
461ff9112dfSStefan Roese #define CLK_CPU_2133				12
462ff9112dfSStefan Roese #define CLK_CPU_2200				13
463ff9112dfSStefan Roese #define CLK_CPU_2400				14
464ff9112dfSStefan Roese 
465ff9112dfSStefan Roese /* DDR3 Frequencies: */
466ff9112dfSStefan Roese #define DDR_100					0
467ff9112dfSStefan Roese #define DDR_300					1
468ff9112dfSStefan Roese #define DDR_333					1
469ff9112dfSStefan Roese #define DDR_360					2
470ff9112dfSStefan Roese #define DDR_400					3
471ff9112dfSStefan Roese #define DDR_444					4
472ff9112dfSStefan Roese #define DDR_500					5
473ff9112dfSStefan Roese #define DDR_533					6
474ff9112dfSStefan Roese #define DDR_600					7
475ff9112dfSStefan Roese #define DDR_640					8
476ff9112dfSStefan Roese #define DDR_666					8
477ff9112dfSStefan Roese #define DDR_720					9
478ff9112dfSStefan Roese #define DDR_750					9
479ff9112dfSStefan Roese #define DDR_800					10
480ff9112dfSStefan Roese #define DDR_833					11
481ff9112dfSStefan Roese #define DDR_HCLK				20
482ff9112dfSStefan Roese #define DDR_S					12
483ff9112dfSStefan Roese #define DDR_S_1TO1				13
484ff9112dfSStefan Roese #define MARGIN_FREQ				DDR_400
485ff9112dfSStefan Roese #define DFS_MARGIN				DDR_100
486ff9112dfSStefan Roese 
487ff9112dfSStefan Roese #define ODT_OPT					16
488ff9112dfSStefan Roese #define ODT20					0x200
489ff9112dfSStefan Roese #define ODT30					0x204
490ff9112dfSStefan Roese #define ODT40					0x44
491ff9112dfSStefan Roese #define ODT120					0x40
492ff9112dfSStefan Roese #define ODT120D					0x400
493ff9112dfSStefan Roese 
494ff9112dfSStefan Roese #define MRS_DELAY				100
495ff9112dfSStefan Roese 
496ff9112dfSStefan Roese #define SDRAM_WL_SW_OFFS			0x100
497ff9112dfSStefan Roese #define SDRAM_RL_OFFS				0x0
498ff9112dfSStefan Roese #define SDRAM_PBS_I_OFFS			0x140
499ff9112dfSStefan Roese #define SDRAM_PBS_II_OFFS			0x180
500ff9112dfSStefan Roese #define SDRAM_PBS_NEXT_OFFS			(SDRAM_PBS_II_OFFS - SDRAM_PBS_I_OFFS)
501ff9112dfSStefan Roese #define SDRAM_PBS_TX_OFFS			0x180
502ff9112dfSStefan Roese #define SDRAM_PBS_TX_DM_OFFS			576
503ff9112dfSStefan Roese #define SDRAM_DQS_RX_OFFS			1024
504ff9112dfSStefan Roese #define SDRAM_DQS_TX_OFFS			2048
505ff9112dfSStefan Roese #define SDRAM_DQS_RX_SPECIAL_OFFS		5120
506ff9112dfSStefan Roese 
507ff9112dfSStefan Roese #define LEN_STD_PATTERN				16
508ff9112dfSStefan Roese #define LEN_KILLER_PATTERN			128
509ff9112dfSStefan Roese #define LEN_SPECIAL_PATTERN			128
510ff9112dfSStefan Roese #define LEN_PBS_PATTERN				16
511ff9112dfSStefan Roese 
512ff9112dfSStefan Roese #endif /* __DDR3_AXP_H */
513