134e026f9SYork Sun /* 29f9f0093SYork Sun * Copyright 2014-2015 Freescale Semiconductor, Inc. 334e026f9SYork Sun * 434e026f9SYork Sun * SPDX-License-Identifier: GPL-2.0+ 534e026f9SYork Sun */ 634e026f9SYork Sun 734e026f9SYork Sun #include <common.h> 834e026f9SYork Sun #include <asm/io.h> 934e026f9SYork Sun #include <fsl_ddr_sdram.h> 1034e026f9SYork Sun #include <asm/processor.h> 118340e7acSYork Sun #include <fsl_immap.h> 1234e026f9SYork Sun #include <fsl_ddr.h> 13a46b1852SShengzhou Liu #include <fsl_errata.h> 1434e026f9SYork Sun 15*dd8e740cSShengzhou Liu #if defined(CONFIG_SYS_FSL_ERRATUM_A008511) | \ 16*dd8e740cSShengzhou Liu defined(CONFIG_SYS_FSL_ERRATUM_A009803) 179f9f0093SYork Sun static void set_wait_for_bits_clear(void *ptr, u32 value, u32 bits) 189f9f0093SYork Sun { 199f9f0093SYork Sun int timeout = 1000; 209f9f0093SYork Sun 219f9f0093SYork Sun ddr_out32(ptr, value); 229f9f0093SYork Sun 239f9f0093SYork Sun while (ddr_in32(ptr) & bits) { 249f9f0093SYork Sun udelay(100); 259f9f0093SYork Sun timeout--; 269f9f0093SYork Sun } 279f9f0093SYork Sun if (timeout <= 0) 28*dd8e740cSShengzhou Liu puts("Error: wait for clear timeout.\n"); 299f9f0093SYork Sun } 30*dd8e740cSShengzhou Liu #endif 319f9f0093SYork Sun 3234e026f9SYork Sun #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4) 3334e026f9SYork Sun #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL 3434e026f9SYork Sun #endif 3534e026f9SYork Sun 3634e026f9SYork Sun /* 3734e026f9SYork Sun * regs has the to-be-set values for DDR controller registers 3834e026f9SYork Sun * ctrl_num is the DDR controller number 3934e026f9SYork Sun * step: 0 goes through the initialization in one pass 4034e026f9SYork Sun * 1 sets registers and returns before enabling controller 4134e026f9SYork Sun * 2 resumes from step 1 and continues to initialize 4234e026f9SYork Sun * Dividing the initialization to two steps to deassert DDR reset signal 4334e026f9SYork Sun * to comply with JEDEC specs for RDIMMs. 4434e026f9SYork Sun */ 4534e026f9SYork Sun void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, 4634e026f9SYork Sun unsigned int ctrl_num, int step) 4734e026f9SYork Sun { 4834e026f9SYork Sun unsigned int i, bus_width; 4934e026f9SYork Sun struct ccsr_ddr __iomem *ddr; 5034e026f9SYork Sun u32 temp_sdram_cfg; 5134e026f9SYork Sun u32 total_gb_size_per_controller; 5234e026f9SYork Sun int timeout; 539f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 549f9f0093SYork Sun u32 temp32, mr6; 557cc07998SYork Sun u32 vref_seq1[3] = {0x80, 0x96, 0x16}; /* for range 1 */ 567cc07998SYork Sun u32 vref_seq2[3] = {0xc0, 0xf0, 0x70}; /* for range 2 */ 577cc07998SYork Sun u32 *vref_seq = vref_seq1; 589f9f0093SYork Sun #endif 590d3972cfSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009942 600d3972cfSShengzhou Liu ulong ddr_freq; 610d3972cfSShengzhou Liu u32 tmp; 620d3972cfSShengzhou Liu #endif 634516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 644516ff81SYork Sun u32 mtcr, err_detect, err_sbe; 654516ff81SYork Sun u32 cs0_bnds, cs1_bnds, cs2_bnds, cs3_bnds, cs0_config; 664516ff81SYork Sun #endif 674516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 684516ff81SYork Sun char buffer[CONFIG_SYS_CBSIZE]; 694516ff81SYork Sun #endif 7034e026f9SYork Sun 7134e026f9SYork Sun switch (ctrl_num) { 7234e026f9SYork Sun case 0: 7334e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR; 7434e026f9SYork Sun break; 7534e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1) 7634e026f9SYork Sun case 1: 7734e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR; 7834e026f9SYork Sun break; 7934e026f9SYork Sun #endif 8034e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2) 8134e026f9SYork Sun case 2: 8234e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR; 8334e026f9SYork Sun break; 8434e026f9SYork Sun #endif 8534e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3) 8634e026f9SYork Sun case 3: 8734e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR; 8834e026f9SYork Sun break; 8934e026f9SYork Sun #endif 9034e026f9SYork Sun default: 9134e026f9SYork Sun printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num); 9234e026f9SYork Sun return; 9334e026f9SYork Sun } 9434e026f9SYork Sun 9534e026f9SYork Sun if (step == 2) 9634e026f9SYork Sun goto step2; 9734e026f9SYork Sun 9834e026f9SYork Sun if (regs->ddr_eor) 9934e026f9SYork Sun ddr_out32(&ddr->eor, regs->ddr_eor); 10034e026f9SYork Sun 10134e026f9SYork Sun ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl); 10234e026f9SYork Sun 10334e026f9SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 10434e026f9SYork Sun if (i == 0) { 10534e026f9SYork Sun ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds); 10634e026f9SYork Sun ddr_out32(&ddr->cs0_config, regs->cs[i].config); 10734e026f9SYork Sun ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2); 10834e026f9SYork Sun 10934e026f9SYork Sun } else if (i == 1) { 11034e026f9SYork Sun ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds); 11134e026f9SYork Sun ddr_out32(&ddr->cs1_config, regs->cs[i].config); 11234e026f9SYork Sun ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2); 11334e026f9SYork Sun 11434e026f9SYork Sun } else if (i == 2) { 11534e026f9SYork Sun ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds); 11634e026f9SYork Sun ddr_out32(&ddr->cs2_config, regs->cs[i].config); 11734e026f9SYork Sun ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2); 11834e026f9SYork Sun 11934e026f9SYork Sun } else if (i == 3) { 12034e026f9SYork Sun ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds); 12134e026f9SYork Sun ddr_out32(&ddr->cs3_config, regs->cs[i].config); 12234e026f9SYork Sun ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2); 12334e026f9SYork Sun } 12434e026f9SYork Sun } 12534e026f9SYork Sun 12634e026f9SYork Sun ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3); 12734e026f9SYork Sun ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0); 12834e026f9SYork Sun ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1); 12934e026f9SYork Sun ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2); 13034e026f9SYork Sun ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4); 13134e026f9SYork Sun ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5); 13234e026f9SYork Sun ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg_6); 13334e026f9SYork Sun ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg_7); 13434e026f9SYork Sun ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg_8); 13534e026f9SYork Sun ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg_9); 13634e026f9SYork Sun ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl); 13734e026f9SYork Sun ddr_out32(&ddr->dq_map_0, regs->dq_map_0); 13834e026f9SYork Sun ddr_out32(&ddr->dq_map_1, regs->dq_map_1); 13934e026f9SYork Sun ddr_out32(&ddr->dq_map_2, regs->dq_map_2); 14034e026f9SYork Sun ddr_out32(&ddr->dq_map_3, regs->dq_map_3); 14134e026f9SYork Sun ddr_out32(&ddr->sdram_cfg_3, regs->ddr_sdram_cfg_3); 14234e026f9SYork Sun ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode); 14334e026f9SYork Sun ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2); 14434e026f9SYork Sun ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3); 14534e026f9SYork Sun ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4); 14634e026f9SYork Sun ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5); 14734e026f9SYork Sun ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6); 14834e026f9SYork Sun ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7); 14934e026f9SYork Sun ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8); 15034e026f9SYork Sun ddr_out32(&ddr->sdram_mode_9, regs->ddr_sdram_mode_9); 15134e026f9SYork Sun ddr_out32(&ddr->sdram_mode_10, regs->ddr_sdram_mode_10); 15234e026f9SYork Sun ddr_out32(&ddr->sdram_mode_11, regs->ddr_sdram_mode_11); 15334e026f9SYork Sun ddr_out32(&ddr->sdram_mode_12, regs->ddr_sdram_mode_12); 15434e026f9SYork Sun ddr_out32(&ddr->sdram_mode_13, regs->ddr_sdram_mode_13); 15534e026f9SYork Sun ddr_out32(&ddr->sdram_mode_14, regs->ddr_sdram_mode_14); 15634e026f9SYork Sun ddr_out32(&ddr->sdram_mode_15, regs->ddr_sdram_mode_15); 15734e026f9SYork Sun ddr_out32(&ddr->sdram_mode_16, regs->ddr_sdram_mode_16); 15834e026f9SYork Sun ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl); 159a994b3deSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009663 160a994b3deSShengzhou Liu ddr_out32(&ddr->sdram_interval, 161a994b3deSShengzhou Liu regs->ddr_sdram_interval & ~SDRAM_INTERVAL_BSTOPRE); 162a994b3deSShengzhou Liu #else 16334e026f9SYork Sun ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval); 164a994b3deSShengzhou Liu #endif 16534e026f9SYork Sun ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init); 16634e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl); 16734e026f9SYork Sun #ifndef CONFIG_SYS_FSL_DDR_EMU 16834e026f9SYork Sun /* 16934e026f9SYork Sun * Skip these two registers if running on emulator 17034e026f9SYork Sun * because emulator doesn't have skew between bytes. 17134e026f9SYork Sun */ 17234e026f9SYork Sun 17334e026f9SYork Sun if (regs->ddr_wrlvl_cntl_2) 17434e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2); 17534e026f9SYork Sun if (regs->ddr_wrlvl_cntl_3) 17634e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3); 17734e026f9SYork Sun #endif 17834e026f9SYork Sun 17934e026f9SYork Sun ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr); 18034e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1); 18134e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2); 18234e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_3, regs->ddr_sdram_rcw_3); 18334e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_4, regs->ddr_sdram_rcw_4); 18434e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_5, regs->ddr_sdram_rcw_5); 18534e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_6, regs->ddr_sdram_rcw_6); 18634e026f9SYork Sun ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1); 187a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 188a7787b78STang Yuantian if (is_warm_boot()) { 189a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, 190a7787b78STang Yuantian regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT); 191a7787b78STang Yuantian ddr_out32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE); 192a7787b78STang Yuantian ddr_out32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA); 193a7787b78STang Yuantian 194a7787b78STang Yuantian /* DRAM VRef will not be trained */ 195a7787b78STang Yuantian ddr_out32(&ddr->ddr_cdr2, 196a7787b78STang Yuantian regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN); 197a7787b78STang Yuantian } else 198a7787b78STang Yuantian #endif 199a7787b78STang Yuantian { 200a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); 201a7787b78STang Yuantian ddr_out32(&ddr->init_addr, regs->ddr_init_addr); 202a7787b78STang Yuantian ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr); 20334e026f9SYork Sun ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2); 204a7787b78STang Yuantian } 205*dd8e740cSShengzhou Liu 206*dd8e740cSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009803 207*dd8e740cSShengzhou Liu /* part 1 of 2 */ 208*dd8e740cSShengzhou Liu if (regs->ddr_sdram_cfg & SDRAM_CFG_RD_EN) { /* for RDIMM */ 209*dd8e740cSShengzhou Liu ddr_out32(&ddr->ddr_sdram_rcw_2, 210*dd8e740cSShengzhou Liu regs->ddr_sdram_rcw_2 & ~0x0f000000); 211*dd8e740cSShengzhou Liu } 212*dd8e740cSShengzhou Liu 213*dd8e740cSShengzhou Liu ddr_out32(&ddr->err_disable, regs->err_disable | DDR_ERR_DISABLE_APED); 214*dd8e740cSShengzhou Liu #else 21534e026f9SYork Sun ddr_out32(&ddr->err_disable, regs->err_disable); 216*dd8e740cSShengzhou Liu #endif 21734e026f9SYork Sun ddr_out32(&ddr->err_int_en, regs->err_int_en); 21834e026f9SYork Sun for (i = 0; i < 32; i++) { 21934e026f9SYork Sun if (regs->debug[i]) { 22034e026f9SYork Sun debug("Write to debug_%d as %08x\n", 22134e026f9SYork Sun i+1, regs->debug[i]); 22234e026f9SYork Sun ddr_out32(&ddr->debug[i], regs->debug[i]); 22334e026f9SYork Sun } 22434e026f9SYork Sun } 225dda3b610SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008378 226dda3b610SYork Sun /* Erratum applies when accumulated ECC is used, or DBI is enabled */ 227dda3b610SYork Sun #define IS_ACC_ECC_EN(v) ((v) & 0x4) 228dda3b610SYork Sun #define IS_DBI(v) ((((v) >> 12) & 0x3) == 0x2) 229a46b1852SShengzhou Liu if (has_erratum_a008378()) { 230dda3b610SYork Sun if (IS_ACC_ECC_EN(regs->ddr_sdram_cfg) || 231dda3b610SYork Sun IS_DBI(regs->ddr_sdram_cfg_3)) 232a46b1852SShengzhou Liu ddr_setbits32(&ddr->debug[28], 0x9 << 20); 233a46b1852SShengzhou Liu } 234dda3b610SYork Sun #endif 23534e026f9SYork Sun 2369f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 2379f9f0093SYork Sun /* Part 1 of 2 */ 2389f9f0093SYork Sun /* This erraum only applies to verion 5.2.0 */ 2399f9f0093SYork Sun if (fsl_ddr_get_version(ctrl_num) == 0x50200) { 2409f9f0093SYork Sun /* Disable DRAM VRef training */ 2419f9f0093SYork Sun ddr_out32(&ddr->ddr_cdr2, 2429f9f0093SYork Sun regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN); 2439f9f0093SYork Sun /* Disable deskew */ 2449f9f0093SYork Sun ddr_out32(&ddr->debug[28], 0x400); 2459f9f0093SYork Sun /* Disable D_INIT */ 2469f9f0093SYork Sun ddr_out32(&ddr->sdram_cfg_2, 2479f9f0093SYork Sun regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT); 2489f9f0093SYork Sun ddr_out32(&ddr->debug[25], 0x9000); 2499f9f0093SYork Sun } 2509f9f0093SYork Sun #endif 2510d3972cfSShengzhou Liu 2520d3972cfSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009942 2530d3972cfSShengzhou Liu ddr_freq = get_ddr_freq(ctrl_num) / 1000000; 2540d3972cfSShengzhou Liu tmp = ddr_in32(&ddr->debug[28]); 2550d3972cfSShengzhou Liu if (ddr_freq <= 1333) 2560d3972cfSShengzhou Liu ddr_out32(&ddr->debug[28], tmp | 0x0080006a); 2570d3972cfSShengzhou Liu else if (ddr_freq <= 1600) 2580d3972cfSShengzhou Liu ddr_out32(&ddr->debug[28], tmp | 0x0070006f); 2590d3972cfSShengzhou Liu else if (ddr_freq <= 1867) 2600d3972cfSShengzhou Liu ddr_out32(&ddr->debug[28], tmp | 0x00700076); 2610d3972cfSShengzhou Liu else if (ddr_freq <= 2133) 2620d3972cfSShengzhou Liu ddr_out32(&ddr->debug[28], tmp | 0x0060007b); 2630d3972cfSShengzhou Liu #endif 2640d3972cfSShengzhou Liu 26534e026f9SYork Sun /* 26634e026f9SYork Sun * For RDIMMs, JEDEC spec requires clocks to be stable before reset is 26734e026f9SYork Sun * deasserted. Clocks start when any chip select is enabled and clock 26834e026f9SYork Sun * control register is set. Because all DDR components are connected to 26934e026f9SYork Sun * one reset signal, this needs to be done in two steps. Step 1 is to 27034e026f9SYork Sun * get the clocks started. Step 2 resumes after reset signal is 27134e026f9SYork Sun * deasserted. 27234e026f9SYork Sun */ 27334e026f9SYork Sun if (step == 1) { 27434e026f9SYork Sun udelay(200); 27534e026f9SYork Sun return; 27634e026f9SYork Sun } 27734e026f9SYork Sun 27834e026f9SYork Sun step2: 27934e026f9SYork Sun /* Set, but do not enable the memory */ 28034e026f9SYork Sun temp_sdram_cfg = regs->ddr_sdram_cfg; 28134e026f9SYork Sun temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN); 28234e026f9SYork Sun ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg); 28334e026f9SYork Sun 28434e026f9SYork Sun /* 28534e026f9SYork Sun * 500 painful micro-seconds must elapse between 28634e026f9SYork Sun * the DDR clock setup and the DDR config enable. 28734e026f9SYork Sun * DDR2 need 200 us, and DDR3 need 500 us from spec, 28834e026f9SYork Sun * we choose the max, that is 500 us for all of case. 28934e026f9SYork Sun */ 29034e026f9SYork Sun udelay(500); 2918340e7acSYork Sun mb(); 2928340e7acSYork Sun isb(); 29334e026f9SYork Sun 294a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 295a7787b78STang Yuantian if (is_warm_boot()) { 296a7787b78STang Yuantian /* enter self-refresh */ 297a7787b78STang Yuantian temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2); 298a7787b78STang Yuantian temp_sdram_cfg |= SDRAM_CFG2_FRC_SR; 299a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg); 300a7787b78STang Yuantian /* do board specific memory setup */ 301a7787b78STang Yuantian board_mem_sleep_setup(); 302a7787b78STang Yuantian 303a7787b78STang Yuantian temp_sdram_cfg = (ddr_in32(&ddr->sdram_cfg) | SDRAM_CFG_BI); 304a7787b78STang Yuantian } else 305a7787b78STang Yuantian #endif 30634e026f9SYork Sun temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI; 307a7787b78STang Yuantian /* Let the controller go */ 30834e026f9SYork Sun ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN); 3098340e7acSYork Sun mb(); 3108340e7acSYork Sun isb(); 31134e026f9SYork Sun 312*dd8e740cSShengzhou Liu #if defined(CONFIG_SYS_FSL_ERRATUM_A008511) || \ 313*dd8e740cSShengzhou Liu defined(CONFIG_SYS_FSL_ERRATUM_A009803) 3149f9f0093SYork Sun /* Part 2 of 2 */ 3159f9f0093SYork Sun /* This erraum only applies to verion 5.2.0 */ 3169f9f0093SYork Sun if (fsl_ddr_get_version(ctrl_num) == 0x50200) { 3179f9f0093SYork Sun /* Wait for idle */ 3187cc07998SYork Sun timeout = 40; 3199f9f0093SYork Sun while (!(ddr_in32(&ddr->debug[1]) & 0x2) && 3209f9f0093SYork Sun (timeout > 0)) { 3217cc07998SYork Sun udelay(1000); 3229f9f0093SYork Sun timeout--; 3239f9f0093SYork Sun } 3249f9f0093SYork Sun if (timeout <= 0) { 3259f9f0093SYork Sun printf("Controler %d timeout, debug_2 = %x\n", 3269f9f0093SYork Sun ctrl_num, ddr_in32(&ddr->debug[1])); 3279f9f0093SYork Sun } 3287cc07998SYork Sun 329*dd8e740cSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 3307cc07998SYork Sun /* The vref setting sequence is different for range 2 */ 3317cc07998SYork Sun if (regs->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2) 3327cc07998SYork Sun vref_seq = vref_seq2; 3337cc07998SYork Sun 3349f9f0093SYork Sun /* Set VREF */ 3359f9f0093SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 3369f9f0093SYork Sun if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN)) 3379f9f0093SYork Sun continue; 3389f9f0093SYork Sun 3399f9f0093SYork Sun mr6 = (regs->ddr_sdram_mode_10 >> 16) | 3409f9f0093SYork Sun MD_CNTL_MD_EN | 3419f9f0093SYork Sun MD_CNTL_CS_SEL(i) | 3429f9f0093SYork Sun MD_CNTL_MD_SEL(6) | 3439f9f0093SYork Sun 0x00200000; 3447cc07998SYork Sun temp32 = mr6 | vref_seq[0]; 3459f9f0093SYork Sun set_wait_for_bits_clear(&ddr->sdram_md_cntl, 3469f9f0093SYork Sun temp32, MD_CNTL_MD_EN); 3479f9f0093SYork Sun udelay(1); 3489f9f0093SYork Sun debug("MR6 = 0x%08x\n", temp32); 3497cc07998SYork Sun temp32 = mr6 | vref_seq[1]; 3509f9f0093SYork Sun set_wait_for_bits_clear(&ddr->sdram_md_cntl, 3519f9f0093SYork Sun temp32, MD_CNTL_MD_EN); 3529f9f0093SYork Sun udelay(1); 3539f9f0093SYork Sun debug("MR6 = 0x%08x\n", temp32); 3547cc07998SYork Sun temp32 = mr6 | vref_seq[2]; 3559f9f0093SYork Sun set_wait_for_bits_clear(&ddr->sdram_md_cntl, 3569f9f0093SYork Sun temp32, MD_CNTL_MD_EN); 3579f9f0093SYork Sun udelay(1); 3589f9f0093SYork Sun debug("MR6 = 0x%08x\n", temp32); 3599f9f0093SYork Sun } 3609f9f0093SYork Sun ddr_out32(&ddr->sdram_md_cntl, 0); 3619f9f0093SYork Sun ddr_out32(&ddr->debug[28], 0); /* Enable deskew */ 3629f9f0093SYork Sun ddr_out32(&ddr->debug[1], 0x400); /* restart deskew */ 3639f9f0093SYork Sun /* wait for idle */ 3647cc07998SYork Sun timeout = 40; 3659f9f0093SYork Sun while (!(ddr_in32(&ddr->debug[1]) & 0x2) && 3669f9f0093SYork Sun (timeout > 0)) { 3677cc07998SYork Sun udelay(1000); 3689f9f0093SYork Sun timeout--; 3699f9f0093SYork Sun } 3709f9f0093SYork Sun if (timeout <= 0) { 3719f9f0093SYork Sun printf("Controler %d timeout, debug_2 = %x\n", 3729f9f0093SYork Sun ctrl_num, ddr_in32(&ddr->debug[1])); 3739f9f0093SYork Sun } 3749f9f0093SYork Sun /* Restore D_INIT */ 3759f9f0093SYork Sun ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); 3769f9f0093SYork Sun #endif /* CONFIG_SYS_FSL_ERRATUM_A008511 */ 3779f9f0093SYork Sun 378*dd8e740cSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009803 379*dd8e740cSShengzhou Liu /* if it's RDIMM */ 380*dd8e740cSShengzhou Liu if (regs->ddr_sdram_cfg & SDRAM_CFG_RD_EN) { 381*dd8e740cSShengzhou Liu for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 382*dd8e740cSShengzhou Liu if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN)) 383*dd8e740cSShengzhou Liu continue; 384*dd8e740cSShengzhou Liu set_wait_for_bits_clear(&ddr->sdram_md_cntl, 385*dd8e740cSShengzhou Liu MD_CNTL_MD_EN | 386*dd8e740cSShengzhou Liu MD_CNTL_CS_SEL(i) | 387*dd8e740cSShengzhou Liu 0x070000ed, 388*dd8e740cSShengzhou Liu MD_CNTL_MD_EN); 389*dd8e740cSShengzhou Liu udelay(1); 390*dd8e740cSShengzhou Liu } 391*dd8e740cSShengzhou Liu } 392*dd8e740cSShengzhou Liu 393*dd8e740cSShengzhou Liu ddr_out32(&ddr->err_disable, 394*dd8e740cSShengzhou Liu regs->err_disable & ~DDR_ERR_DISABLE_APED); 395*dd8e740cSShengzhou Liu #endif 396*dd8e740cSShengzhou Liu } 397*dd8e740cSShengzhou Liu #endif 398*dd8e740cSShengzhou Liu 39934e026f9SYork Sun total_gb_size_per_controller = 0; 40034e026f9SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 40134e026f9SYork Sun if (!(regs->cs[i].config & 0x80000000)) 40234e026f9SYork Sun continue; 40334e026f9SYork Sun total_gb_size_per_controller += 1 << ( 40434e026f9SYork Sun ((regs->cs[i].config >> 14) & 0x3) + 2 + 40534e026f9SYork Sun ((regs->cs[i].config >> 8) & 0x7) + 12 + 40634e026f9SYork Sun ((regs->cs[i].config >> 4) & 0x3) + 0 + 40734e026f9SYork Sun ((regs->cs[i].config >> 0) & 0x7) + 8 + 40834e026f9SYork Sun 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) - 40934e026f9SYork Sun 26); /* minus 26 (count of 64M) */ 41034e026f9SYork Sun } 41134e026f9SYork Sun if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */ 41234e026f9SYork Sun total_gb_size_per_controller *= 3; 41334e026f9SYork Sun else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */ 41434e026f9SYork Sun total_gb_size_per_controller <<= 1; 41534e026f9SYork Sun /* 41634e026f9SYork Sun * total memory / bus width = transactions needed 41734e026f9SYork Sun * transactions needed / data rate = seconds 41834e026f9SYork Sun * to add plenty of buffer, double the time 41934e026f9SYork Sun * For example, 2GB on 666MT/s 64-bit bus takes about 402ms 42034e026f9SYork Sun * Let's wait for 800ms 42134e026f9SYork Sun */ 422f80d6472SYork Sun bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK) 42334e026f9SYork Sun >> SDRAM_CFG_DBW_SHIFT); 42434e026f9SYork Sun timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 / 42503e664d8SYork Sun (get_ddr_freq(ctrl_num) >> 20)) << 2; 42634e026f9SYork Sun total_gb_size_per_controller >>= 4; /* shift down to gb size */ 42734e026f9SYork Sun debug("total %d GB\n", total_gb_size_per_controller); 42834e026f9SYork Sun debug("Need to wait up to %d * 10ms\n", timeout); 42934e026f9SYork Sun 43034e026f9SYork Sun /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */ 43134e026f9SYork Sun while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) && 43234e026f9SYork Sun (timeout >= 0)) { 43334e026f9SYork Sun udelay(10000); /* throttle polling rate */ 43434e026f9SYork Sun timeout--; 43534e026f9SYork Sun } 43634e026f9SYork Sun 43734e026f9SYork Sun if (timeout <= 0) 43834e026f9SYork Sun printf("Waiting for D_INIT timeout. Memory may not work.\n"); 439a994b3deSShengzhou Liu 440a994b3deSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009663 441a994b3deSShengzhou Liu ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval); 442a994b3deSShengzhou Liu #endif 443a994b3deSShengzhou Liu 444a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 445a7787b78STang Yuantian if (is_warm_boot()) { 446a7787b78STang Yuantian /* exit self-refresh */ 447a7787b78STang Yuantian temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2); 448a7787b78STang Yuantian temp_sdram_cfg &= ~SDRAM_CFG2_FRC_SR; 449a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg); 450a7787b78STang Yuantian } 451a7787b78STang Yuantian #endif 4524516ff81SYork Sun 4534516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 4544516ff81SYork Sun #define BIST_PATTERN1 0xFFFFFFFF 4554516ff81SYork Sun #define BIST_PATTERN2 0x0 4564516ff81SYork Sun #define BIST_CR 0x80010000 4574516ff81SYork Sun #define BIST_CR_EN 0x80000000 4584516ff81SYork Sun #define BIST_CR_STAT 0x00000001 4594516ff81SYork Sun #define CTLR_INTLV_MASK 0x20000000 4604516ff81SYork Sun /* Perform build-in test on memory. Three-way interleaving is not yet 4614516ff81SYork Sun * supported by this code. */ 4624516ff81SYork Sun if (getenv_f("ddr_bist", buffer, CONFIG_SYS_CBSIZE) >= 0) { 4634516ff81SYork Sun puts("Running BIST test. This will take a while..."); 4644516ff81SYork Sun cs0_config = ddr_in32(&ddr->cs0_config); 465da305b9fSYork Sun cs0_bnds = ddr_in32(&ddr->cs0_bnds); 466da305b9fSYork Sun cs1_bnds = ddr_in32(&ddr->cs1_bnds); 467da305b9fSYork Sun cs2_bnds = ddr_in32(&ddr->cs2_bnds); 468da305b9fSYork Sun cs3_bnds = ddr_in32(&ddr->cs3_bnds); 4694516ff81SYork Sun if (cs0_config & CTLR_INTLV_MASK) { 4704516ff81SYork Sun /* set bnds to non-interleaving */ 471da305b9fSYork Sun ddr_out32(&ddr->cs0_bnds, (cs0_bnds & 0xfffefffe) >> 1); 472da305b9fSYork Sun ddr_out32(&ddr->cs1_bnds, (cs1_bnds & 0xfffefffe) >> 1); 473da305b9fSYork Sun ddr_out32(&ddr->cs2_bnds, (cs2_bnds & 0xfffefffe) >> 1); 474da305b9fSYork Sun ddr_out32(&ddr->cs3_bnds, (cs3_bnds & 0xfffefffe) >> 1); 4754516ff81SYork Sun } 4764516ff81SYork Sun ddr_out32(&ddr->mtp1, BIST_PATTERN1); 4774516ff81SYork Sun ddr_out32(&ddr->mtp2, BIST_PATTERN1); 4784516ff81SYork Sun ddr_out32(&ddr->mtp3, BIST_PATTERN2); 4794516ff81SYork Sun ddr_out32(&ddr->mtp4, BIST_PATTERN2); 4804516ff81SYork Sun ddr_out32(&ddr->mtp5, BIST_PATTERN1); 4814516ff81SYork Sun ddr_out32(&ddr->mtp6, BIST_PATTERN1); 4824516ff81SYork Sun ddr_out32(&ddr->mtp7, BIST_PATTERN2); 4834516ff81SYork Sun ddr_out32(&ddr->mtp8, BIST_PATTERN2); 4844516ff81SYork Sun ddr_out32(&ddr->mtp9, BIST_PATTERN1); 4854516ff81SYork Sun ddr_out32(&ddr->mtp10, BIST_PATTERN2); 4864516ff81SYork Sun mtcr = BIST_CR; 4874516ff81SYork Sun ddr_out32(&ddr->mtcr, mtcr); 4884516ff81SYork Sun timeout = 100; 4894516ff81SYork Sun while (timeout > 0 && (mtcr & BIST_CR_EN)) { 4904516ff81SYork Sun mdelay(1000); 4914516ff81SYork Sun timeout--; 4924516ff81SYork Sun mtcr = ddr_in32(&ddr->mtcr); 4934516ff81SYork Sun } 4944516ff81SYork Sun if (timeout <= 0) 4954516ff81SYork Sun puts("Timeout\n"); 4964516ff81SYork Sun else 4974516ff81SYork Sun puts("Done\n"); 4984516ff81SYork Sun err_detect = ddr_in32(&ddr->err_detect); 4994516ff81SYork Sun err_sbe = ddr_in32(&ddr->err_sbe); 5004516ff81SYork Sun if (mtcr & BIST_CR_STAT) { 5014516ff81SYork Sun printf("BIST test failed on controller %d.\n", 5024516ff81SYork Sun ctrl_num); 5034516ff81SYork Sun } 5044516ff81SYork Sun if (err_detect || (err_sbe & 0xffff)) { 5054516ff81SYork Sun printf("ECC error detected on controller %d.\n", 5064516ff81SYork Sun ctrl_num); 5074516ff81SYork Sun } 5084516ff81SYork Sun 5094516ff81SYork Sun if (cs0_config & CTLR_INTLV_MASK) { 5104516ff81SYork Sun /* restore bnds registers */ 511da305b9fSYork Sun ddr_out32(&ddr->cs0_bnds, cs0_bnds); 512da305b9fSYork Sun ddr_out32(&ddr->cs1_bnds, cs1_bnds); 513da305b9fSYork Sun ddr_out32(&ddr->cs2_bnds, cs2_bnds); 514da305b9fSYork Sun ddr_out32(&ddr->cs3_bnds, cs3_bnds); 5154516ff81SYork Sun } 5164516ff81SYork Sun } 5174516ff81SYork Sun #endif 51834e026f9SYork Sun } 519