134e026f9SYork Sun /* 29f9f0093SYork Sun * Copyright 2014-2015 Freescale Semiconductor, Inc. 334e026f9SYork Sun * 434e026f9SYork Sun * SPDX-License-Identifier: GPL-2.0+ 534e026f9SYork Sun */ 634e026f9SYork Sun 734e026f9SYork Sun #include <common.h> 834e026f9SYork Sun #include <asm/io.h> 934e026f9SYork Sun #include <fsl_ddr_sdram.h> 1034e026f9SYork Sun #include <asm/processor.h> 118340e7acSYork Sun #include <fsl_immap.h> 1234e026f9SYork Sun #include <fsl_ddr.h> 13a46b1852SShengzhou Liu #include <fsl_errata.h> 14457e51cfSSimon Glass #if defined(CONFIG_FSL_LSCH2) || defined(CONFIG_FSL_LSCH3) || \ 15457e51cfSSimon Glass defined(CONFIG_ARM) 166e2941d7SSimon Glass #include <asm/arch/clock.h> 176e2941d7SSimon Glass #endif 1834e026f9SYork Sun 19dd8e740cSShengzhou Liu #if defined(CONFIG_SYS_FSL_ERRATUM_A008511) | \ 20dd8e740cSShengzhou Liu defined(CONFIG_SYS_FSL_ERRATUM_A009803) 219f9f0093SYork Sun static void set_wait_for_bits_clear(void *ptr, u32 value, u32 bits) 229f9f0093SYork Sun { 239f9f0093SYork Sun int timeout = 1000; 249f9f0093SYork Sun 259f9f0093SYork Sun ddr_out32(ptr, value); 269f9f0093SYork Sun 279f9f0093SYork Sun while (ddr_in32(ptr) & bits) { 289f9f0093SYork Sun udelay(100); 299f9f0093SYork Sun timeout--; 309f9f0093SYork Sun } 319f9f0093SYork Sun if (timeout <= 0) 32dd8e740cSShengzhou Liu puts("Error: wait for clear timeout.\n"); 339f9f0093SYork Sun } 34dd8e740cSShengzhou Liu #endif 359f9f0093SYork Sun 3634e026f9SYork Sun #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4) 3734e026f9SYork Sun #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL 3834e026f9SYork Sun #endif 3934e026f9SYork Sun 4034e026f9SYork Sun /* 4134e026f9SYork Sun * regs has the to-be-set values for DDR controller registers 4234e026f9SYork Sun * ctrl_num is the DDR controller number 4334e026f9SYork Sun * step: 0 goes through the initialization in one pass 4434e026f9SYork Sun * 1 sets registers and returns before enabling controller 4534e026f9SYork Sun * 2 resumes from step 1 and continues to initialize 4634e026f9SYork Sun * Dividing the initialization to two steps to deassert DDR reset signal 4734e026f9SYork Sun * to comply with JEDEC specs for RDIMMs. 4834e026f9SYork Sun */ 4934e026f9SYork Sun void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, 5034e026f9SYork Sun unsigned int ctrl_num, int step) 5134e026f9SYork Sun { 5234e026f9SYork Sun unsigned int i, bus_width; 5334e026f9SYork Sun struct ccsr_ddr __iomem *ddr; 545a17b8b5SShengzhou Liu u32 temp32; 5534e026f9SYork Sun u32 total_gb_size_per_controller; 5634e026f9SYork Sun int timeout; 572f0dcf2dSShaohui Xie 589f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 592f0dcf2dSShaohui Xie u32 mr6; 607cc07998SYork Sun u32 vref_seq1[3] = {0x80, 0x96, 0x16}; /* for range 1 */ 617cc07998SYork Sun u32 vref_seq2[3] = {0xc0, 0xf0, 0x70}; /* for range 2 */ 627cc07998SYork Sun u32 *vref_seq = vref_seq1; 639f9f0093SYork Sun #endif 644516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 654516ff81SYork Sun u32 mtcr, err_detect, err_sbe; 664516ff81SYork Sun u32 cs0_bnds, cs1_bnds, cs2_bnds, cs3_bnds, cs0_config; 674516ff81SYork Sun #endif 684516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 694516ff81SYork Sun char buffer[CONFIG_SYS_CBSIZE]; 704516ff81SYork Sun #endif 7134e026f9SYork Sun switch (ctrl_num) { 7234e026f9SYork Sun case 0: 7334e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR; 7434e026f9SYork Sun break; 7551370d56SYork Sun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1) 7634e026f9SYork Sun case 1: 7734e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR; 7834e026f9SYork Sun break; 7934e026f9SYork Sun #endif 8051370d56SYork Sun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2) 8134e026f9SYork Sun case 2: 8234e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR; 8334e026f9SYork Sun break; 8434e026f9SYork Sun #endif 8551370d56SYork Sun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3) 8634e026f9SYork Sun case 3: 8734e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR; 8834e026f9SYork Sun break; 8934e026f9SYork Sun #endif 9034e026f9SYork Sun default: 9134e026f9SYork Sun printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num); 9234e026f9SYork Sun return; 9334e026f9SYork Sun } 9434e026f9SYork Sun 9534e026f9SYork Sun if (step == 2) 9634e026f9SYork Sun goto step2; 9734e026f9SYork Sun 98554d33f3SRajesh Bhagat /* Set cdr1 first in case 0.9v VDD is enabled for some SoCs*/ 99554d33f3SRajesh Bhagat ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1); 100554d33f3SRajesh Bhagat 10134e026f9SYork Sun if (regs->ddr_eor) 10234e026f9SYork Sun ddr_out32(&ddr->eor, regs->ddr_eor); 10334e026f9SYork Sun 10434e026f9SYork Sun ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl); 10534e026f9SYork Sun 10634e026f9SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 10734e026f9SYork Sun if (i == 0) { 10834e026f9SYork Sun ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds); 10934e026f9SYork Sun ddr_out32(&ddr->cs0_config, regs->cs[i].config); 11034e026f9SYork Sun ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2); 11134e026f9SYork Sun 11234e026f9SYork Sun } else if (i == 1) { 11334e026f9SYork Sun ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds); 11434e026f9SYork Sun ddr_out32(&ddr->cs1_config, regs->cs[i].config); 11534e026f9SYork Sun ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2); 11634e026f9SYork Sun 11734e026f9SYork Sun } else if (i == 2) { 11834e026f9SYork Sun ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds); 11934e026f9SYork Sun ddr_out32(&ddr->cs2_config, regs->cs[i].config); 12034e026f9SYork Sun ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2); 12134e026f9SYork Sun 12234e026f9SYork Sun } else if (i == 3) { 12334e026f9SYork Sun ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds); 12434e026f9SYork Sun ddr_out32(&ddr->cs3_config, regs->cs[i].config); 12534e026f9SYork Sun ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2); 12634e026f9SYork Sun } 12734e026f9SYork Sun } 12834e026f9SYork Sun 12934e026f9SYork Sun ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3); 13034e026f9SYork Sun ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0); 13134e026f9SYork Sun ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1); 13234e026f9SYork Sun ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2); 13334e026f9SYork Sun ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4); 13434e026f9SYork Sun ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5); 13534e026f9SYork Sun ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg_6); 13634e026f9SYork Sun ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg_7); 13734e026f9SYork Sun ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg_8); 13834e026f9SYork Sun ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg_9); 13934e026f9SYork Sun ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl); 14034e026f9SYork Sun ddr_out32(&ddr->dq_map_0, regs->dq_map_0); 14134e026f9SYork Sun ddr_out32(&ddr->dq_map_1, regs->dq_map_1); 14234e026f9SYork Sun ddr_out32(&ddr->dq_map_2, regs->dq_map_2); 14334e026f9SYork Sun ddr_out32(&ddr->dq_map_3, regs->dq_map_3); 14434e026f9SYork Sun ddr_out32(&ddr->sdram_cfg_3, regs->ddr_sdram_cfg_3); 14534e026f9SYork Sun ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode); 14634e026f9SYork Sun ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2); 14734e026f9SYork Sun ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3); 14834e026f9SYork Sun ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4); 14934e026f9SYork Sun ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5); 15034e026f9SYork Sun ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6); 15134e026f9SYork Sun ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7); 15234e026f9SYork Sun ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8); 15334e026f9SYork Sun ddr_out32(&ddr->sdram_mode_9, regs->ddr_sdram_mode_9); 15434e026f9SYork Sun ddr_out32(&ddr->sdram_mode_10, regs->ddr_sdram_mode_10); 15534e026f9SYork Sun ddr_out32(&ddr->sdram_mode_11, regs->ddr_sdram_mode_11); 15634e026f9SYork Sun ddr_out32(&ddr->sdram_mode_12, regs->ddr_sdram_mode_12); 15734e026f9SYork Sun ddr_out32(&ddr->sdram_mode_13, regs->ddr_sdram_mode_13); 15834e026f9SYork Sun ddr_out32(&ddr->sdram_mode_14, regs->ddr_sdram_mode_14); 15934e026f9SYork Sun ddr_out32(&ddr->sdram_mode_15, regs->ddr_sdram_mode_15); 16034e026f9SYork Sun ddr_out32(&ddr->sdram_mode_16, regs->ddr_sdram_mode_16); 16134e026f9SYork Sun ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl); 162a994b3deSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009663 163a994b3deSShengzhou Liu ddr_out32(&ddr->sdram_interval, 164a994b3deSShengzhou Liu regs->ddr_sdram_interval & ~SDRAM_INTERVAL_BSTOPRE); 165a994b3deSShengzhou Liu #else 16634e026f9SYork Sun ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval); 167a994b3deSShengzhou Liu #endif 16834e026f9SYork Sun ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init); 16934e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl); 17034e026f9SYork Sun #ifndef CONFIG_SYS_FSL_DDR_EMU 17134e026f9SYork Sun /* 17234e026f9SYork Sun * Skip these two registers if running on emulator 17334e026f9SYork Sun * because emulator doesn't have skew between bytes. 17434e026f9SYork Sun */ 17534e026f9SYork Sun 17634e026f9SYork Sun if (regs->ddr_wrlvl_cntl_2) 17734e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2); 17834e026f9SYork Sun if (regs->ddr_wrlvl_cntl_3) 17934e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3); 18034e026f9SYork Sun #endif 18134e026f9SYork Sun 18234e026f9SYork Sun ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr); 18334e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1); 18434e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2); 18534e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_3, regs->ddr_sdram_rcw_3); 18634e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_4, regs->ddr_sdram_rcw_4); 18734e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_5, regs->ddr_sdram_rcw_5); 18834e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_6, regs->ddr_sdram_rcw_6); 189a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 190a7787b78STang Yuantian if (is_warm_boot()) { 191a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, 192a7787b78STang Yuantian regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT); 193a7787b78STang Yuantian ddr_out32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE); 194a7787b78STang Yuantian ddr_out32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA); 195a7787b78STang Yuantian 196a7787b78STang Yuantian /* DRAM VRef will not be trained */ 197a7787b78STang Yuantian ddr_out32(&ddr->ddr_cdr2, 198a7787b78STang Yuantian regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN); 199a7787b78STang Yuantian } else 200a7787b78STang Yuantian #endif 201a7787b78STang Yuantian { 202a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); 203a7787b78STang Yuantian ddr_out32(&ddr->init_addr, regs->ddr_init_addr); 204a7787b78STang Yuantian ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr); 20534e026f9SYork Sun ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2); 206a7787b78STang Yuantian } 207dd8e740cSShengzhou Liu 208dd8e740cSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009803 209dd8e740cSShengzhou Liu /* part 1 of 2 */ 210d3674046SShengzhou Liu if (regs->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) { 211dd8e740cSShengzhou Liu if (regs->ddr_sdram_cfg & SDRAM_CFG_RD_EN) { /* for RDIMM */ 212dd8e740cSShengzhou Liu ddr_out32(&ddr->ddr_sdram_rcw_2, 213*d46ec0bbSYork Sun regs->ddr_sdram_rcw_2 & ~0xf0); 214dd8e740cSShengzhou Liu } 215d3674046SShengzhou Liu ddr_out32(&ddr->err_disable, regs->err_disable | 216d3674046SShengzhou Liu DDR_ERR_DISABLE_APED); 217d3674046SShengzhou Liu } 218dd8e740cSShengzhou Liu #else 21934e026f9SYork Sun ddr_out32(&ddr->err_disable, regs->err_disable); 220dd8e740cSShengzhou Liu #endif 22134e026f9SYork Sun ddr_out32(&ddr->err_int_en, regs->err_int_en); 222b406731aSYork Sun for (i = 0; i < 64; i++) { 22334e026f9SYork Sun if (regs->debug[i]) { 22434e026f9SYork Sun debug("Write to debug_%d as %08x\n", 22534e026f9SYork Sun i+1, regs->debug[i]); 22634e026f9SYork Sun ddr_out32(&ddr->debug[i], regs->debug[i]); 22734e026f9SYork Sun } 22834e026f9SYork Sun } 22934e026f9SYork Sun 2309f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 2319f9f0093SYork Sun /* Part 1 of 2 */ 2329f9f0093SYork Sun if (fsl_ddr_get_version(ctrl_num) == 0x50200) { 2339f9f0093SYork Sun /* Disable DRAM VRef training */ 2349f9f0093SYork Sun ddr_out32(&ddr->ddr_cdr2, 2359f9f0093SYork Sun regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN); 2364a68489eSShengzhou Liu /* disable transmit bit deskew */ 2374a68489eSShengzhou Liu temp32 = ddr_in32(&ddr->debug[28]); 2384a68489eSShengzhou Liu temp32 |= DDR_TX_BD_DIS; 2394a68489eSShengzhou Liu ddr_out32(&ddr->debug[28], temp32); 2404baa38c5SYork Sun ddr_out32(&ddr->debug[25], 0x9000); 2414baa38c5SYork Sun } else if (fsl_ddr_get_version(ctrl_num) == 0x50201) { 2424baa38c5SYork Sun /* Output enable forced off */ 2434baa38c5SYork Sun ddr_out32(&ddr->debug[37], 1 << 31); 2444baa38c5SYork Sun /* Enable Vref training */ 2454baa38c5SYork Sun ddr_out32(&ddr->ddr_cdr2, 2464baa38c5SYork Sun regs->ddr_cdr2 | DDR_CDR2_VREF_TRAIN_EN); 2474baa38c5SYork Sun } else { 2484baa38c5SYork Sun debug("Erratum A008511 doesn't apply.\n"); 2494baa38c5SYork Sun } 2504baa38c5SYork Sun #endif 2514baa38c5SYork Sun 2524baa38c5SYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A009803) || \ 2534baa38c5SYork Sun defined(CONFIG_SYS_FSL_ERRATUM_A008511) 2549f9f0093SYork Sun /* Disable D_INIT */ 2559f9f0093SYork Sun ddr_out32(&ddr->sdram_cfg_2, 2569f9f0093SYork Sun regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT); 2579f9f0093SYork Sun #endif 2580d3972cfSShengzhou Liu 2595fc62fe5SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009801 2605fc62fe5SShengzhou Liu temp32 = ddr_in32(&ddr->debug[25]); 2615fc62fe5SShengzhou Liu temp32 &= ~DDR_CAS_TO_PRE_SUB_MASK; 2625fc62fe5SShengzhou Liu temp32 |= 9 << DDR_CAS_TO_PRE_SUB_SHIFT; 2635fc62fe5SShengzhou Liu ddr_out32(&ddr->debug[25], temp32); 2645fc62fe5SShengzhou Liu #endif 2655fc62fe5SShengzhou Liu 266019a147bSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A010165 2675a17b8b5SShengzhou Liu temp32 = get_ddr_freq(ctrl_num) / 1000000; 2685a17b8b5SShengzhou Liu if ((temp32 > 1900) && (temp32 < 2300)) { 2695a17b8b5SShengzhou Liu temp32 = ddr_in32(&ddr->debug[28]); 2705a17b8b5SShengzhou Liu ddr_out32(&ddr->debug[28], temp32 | 0x000a0000); 271019a147bSShengzhou Liu } 272019a147bSShengzhou Liu #endif 27334e026f9SYork Sun /* 27434e026f9SYork Sun * For RDIMMs, JEDEC spec requires clocks to be stable before reset is 27534e026f9SYork Sun * deasserted. Clocks start when any chip select is enabled and clock 27634e026f9SYork Sun * control register is set. Because all DDR components are connected to 27734e026f9SYork Sun * one reset signal, this needs to be done in two steps. Step 1 is to 27834e026f9SYork Sun * get the clocks started. Step 2 resumes after reset signal is 27934e026f9SYork Sun * deasserted. 28034e026f9SYork Sun */ 28134e026f9SYork Sun if (step == 1) { 28234e026f9SYork Sun udelay(200); 28334e026f9SYork Sun return; 28434e026f9SYork Sun } 28534e026f9SYork Sun 28634e026f9SYork Sun step2: 28734e026f9SYork Sun /* Set, but do not enable the memory */ 2885a17b8b5SShengzhou Liu temp32 = regs->ddr_sdram_cfg; 2895a17b8b5SShengzhou Liu temp32 &= ~(SDRAM_CFG_MEM_EN); 2905a17b8b5SShengzhou Liu ddr_out32(&ddr->sdram_cfg, temp32); 29134e026f9SYork Sun 29234e026f9SYork Sun /* 29334e026f9SYork Sun * 500 painful micro-seconds must elapse between 29434e026f9SYork Sun * the DDR clock setup and the DDR config enable. 29534e026f9SYork Sun * DDR2 need 200 us, and DDR3 need 500 us from spec, 29634e026f9SYork Sun * we choose the max, that is 500 us for all of case. 29734e026f9SYork Sun */ 29834e026f9SYork Sun udelay(500); 2998340e7acSYork Sun mb(); 3008340e7acSYork Sun isb(); 30134e026f9SYork Sun 302a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 303a7787b78STang Yuantian if (is_warm_boot()) { 304a7787b78STang Yuantian /* enter self-refresh */ 3055a17b8b5SShengzhou Liu temp32 = ddr_in32(&ddr->sdram_cfg_2); 3065a17b8b5SShengzhou Liu temp32 |= SDRAM_CFG2_FRC_SR; 3075a17b8b5SShengzhou Liu ddr_out32(&ddr->sdram_cfg_2, temp32); 308a7787b78STang Yuantian /* do board specific memory setup */ 309a7787b78STang Yuantian board_mem_sleep_setup(); 310a7787b78STang Yuantian 3115a17b8b5SShengzhou Liu temp32 = (ddr_in32(&ddr->sdram_cfg) | SDRAM_CFG_BI); 312a7787b78STang Yuantian } else 313a7787b78STang Yuantian #endif 3145a17b8b5SShengzhou Liu temp32 = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI; 315a7787b78STang Yuantian /* Let the controller go */ 3165a17b8b5SShengzhou Liu ddr_out32(&ddr->sdram_cfg, temp32 | SDRAM_CFG_MEM_EN); 3178340e7acSYork Sun mb(); 3188340e7acSYork Sun isb(); 31934e026f9SYork Sun 320dd8e740cSShengzhou Liu #if defined(CONFIG_SYS_FSL_ERRATUM_A008511) || \ 321dd8e740cSShengzhou Liu defined(CONFIG_SYS_FSL_ERRATUM_A009803) 3229f9f0093SYork Sun /* Part 2 of 2 */ 3237cc07998SYork Sun timeout = 40; 3244baa38c5SYork Sun /* Wait for idle. D_INIT needs to be cleared earlier, or timeout */ 3259f9f0093SYork Sun while (!(ddr_in32(&ddr->debug[1]) & 0x2) && 3269f9f0093SYork Sun (timeout > 0)) { 3277cc07998SYork Sun udelay(1000); 3289f9f0093SYork Sun timeout--; 3299f9f0093SYork Sun } 3309f9f0093SYork Sun if (timeout <= 0) { 3319f9f0093SYork Sun printf("Controler %d timeout, debug_2 = %x\n", 3329f9f0093SYork Sun ctrl_num, ddr_in32(&ddr->debug[1])); 3339f9f0093SYork Sun } 3347cc07998SYork Sun 335dd8e740cSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 3364baa38c5SYork Sun /* This erraum only applies to verion 5.2.0 */ 3374baa38c5SYork Sun if (fsl_ddr_get_version(ctrl_num) == 0x50200) { 3387cc07998SYork Sun /* The vref setting sequence is different for range 2 */ 3397cc07998SYork Sun if (regs->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2) 3407cc07998SYork Sun vref_seq = vref_seq2; 3417cc07998SYork Sun 3429f9f0093SYork Sun /* Set VREF */ 3439f9f0093SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 3449f9f0093SYork Sun if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN)) 3459f9f0093SYork Sun continue; 3469f9f0093SYork Sun 3479f9f0093SYork Sun mr6 = (regs->ddr_sdram_mode_10 >> 16) | 3489f9f0093SYork Sun MD_CNTL_MD_EN | 3499f9f0093SYork Sun MD_CNTL_CS_SEL(i) | 3509f9f0093SYork Sun MD_CNTL_MD_SEL(6) | 3519f9f0093SYork Sun 0x00200000; 3527cc07998SYork Sun temp32 = mr6 | vref_seq[0]; 3539f9f0093SYork Sun set_wait_for_bits_clear(&ddr->sdram_md_cntl, 3549f9f0093SYork Sun temp32, MD_CNTL_MD_EN); 3559f9f0093SYork Sun udelay(1); 3569f9f0093SYork Sun debug("MR6 = 0x%08x\n", temp32); 3577cc07998SYork Sun temp32 = mr6 | vref_seq[1]; 3589f9f0093SYork Sun set_wait_for_bits_clear(&ddr->sdram_md_cntl, 3599f9f0093SYork Sun temp32, MD_CNTL_MD_EN); 3609f9f0093SYork Sun udelay(1); 3619f9f0093SYork Sun debug("MR6 = 0x%08x\n", temp32); 3627cc07998SYork Sun temp32 = mr6 | vref_seq[2]; 3639f9f0093SYork Sun set_wait_for_bits_clear(&ddr->sdram_md_cntl, 3649f9f0093SYork Sun temp32, MD_CNTL_MD_EN); 3659f9f0093SYork Sun udelay(1); 3669f9f0093SYork Sun debug("MR6 = 0x%08x\n", temp32); 3679f9f0093SYork Sun } 3689f9f0093SYork Sun ddr_out32(&ddr->sdram_md_cntl, 0); 3694a68489eSShengzhou Liu temp32 = ddr_in32(&ddr->debug[28]); 3704a68489eSShengzhou Liu temp32 &= ~DDR_TX_BD_DIS; /* Enable deskew */ 3714a68489eSShengzhou Liu ddr_out32(&ddr->debug[28], temp32); 3729f9f0093SYork Sun ddr_out32(&ddr->debug[1], 0x400); /* restart deskew */ 3739f9f0093SYork Sun /* wait for idle */ 3747cc07998SYork Sun timeout = 40; 3759f9f0093SYork Sun while (!(ddr_in32(&ddr->debug[1]) & 0x2) && 3769f9f0093SYork Sun (timeout > 0)) { 3777cc07998SYork Sun udelay(1000); 3789f9f0093SYork Sun timeout--; 3799f9f0093SYork Sun } 3809f9f0093SYork Sun if (timeout <= 0) { 3819f9f0093SYork Sun printf("Controler %d timeout, debug_2 = %x\n", 3829f9f0093SYork Sun ctrl_num, ddr_in32(&ddr->debug[1])); 3839f9f0093SYork Sun } 3844baa38c5SYork Sun } 3859f9f0093SYork Sun #endif /* CONFIG_SYS_FSL_ERRATUM_A008511 */ 3869f9f0093SYork Sun 387dd8e740cSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009803 388d3674046SShengzhou Liu if (regs->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) { 389dd8e740cSShengzhou Liu /* if it's RDIMM */ 390dd8e740cSShengzhou Liu if (regs->ddr_sdram_cfg & SDRAM_CFG_RD_EN) { 391dd8e740cSShengzhou Liu for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 392dd8e740cSShengzhou Liu if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN)) 393dd8e740cSShengzhou Liu continue; 394dd8e740cSShengzhou Liu set_wait_for_bits_clear(&ddr->sdram_md_cntl, 395dd8e740cSShengzhou Liu MD_CNTL_MD_EN | 396dd8e740cSShengzhou Liu MD_CNTL_CS_SEL(i) | 397dd8e740cSShengzhou Liu 0x070000ed, 398dd8e740cSShengzhou Liu MD_CNTL_MD_EN); 399dd8e740cSShengzhou Liu udelay(1); 400dd8e740cSShengzhou Liu } 401dd8e740cSShengzhou Liu } 402dd8e740cSShengzhou Liu 403dd8e740cSShengzhou Liu ddr_out32(&ddr->err_disable, 404dd8e740cSShengzhou Liu regs->err_disable & ~DDR_ERR_DISABLE_APED); 405d3674046SShengzhou Liu } 406dd8e740cSShengzhou Liu #endif 4074baa38c5SYork Sun /* Restore D_INIT */ 4084baa38c5SYork Sun ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); 409dd8e740cSShengzhou Liu #endif 410dd8e740cSShengzhou Liu 41134e026f9SYork Sun total_gb_size_per_controller = 0; 41234e026f9SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 41334e026f9SYork Sun if (!(regs->cs[i].config & 0x80000000)) 41434e026f9SYork Sun continue; 41534e026f9SYork Sun total_gb_size_per_controller += 1 << ( 41634e026f9SYork Sun ((regs->cs[i].config >> 14) & 0x3) + 2 + 41734e026f9SYork Sun ((regs->cs[i].config >> 8) & 0x7) + 12 + 41834e026f9SYork Sun ((regs->cs[i].config >> 4) & 0x3) + 0 + 41934e026f9SYork Sun ((regs->cs[i].config >> 0) & 0x7) + 8 + 42034e026f9SYork Sun 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) - 42134e026f9SYork Sun 26); /* minus 26 (count of 64M) */ 42234e026f9SYork Sun } 42334e026f9SYork Sun if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */ 42434e026f9SYork Sun total_gb_size_per_controller *= 3; 42534e026f9SYork Sun else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */ 42634e026f9SYork Sun total_gb_size_per_controller <<= 1; 42734e026f9SYork Sun /* 42834e026f9SYork Sun * total memory / bus width = transactions needed 42934e026f9SYork Sun * transactions needed / data rate = seconds 43034e026f9SYork Sun * to add plenty of buffer, double the time 43134e026f9SYork Sun * For example, 2GB on 666MT/s 64-bit bus takes about 402ms 43234e026f9SYork Sun * Let's wait for 800ms 43334e026f9SYork Sun */ 434f80d6472SYork Sun bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK) 43534e026f9SYork Sun >> SDRAM_CFG_DBW_SHIFT); 43634e026f9SYork Sun timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 / 43703e664d8SYork Sun (get_ddr_freq(ctrl_num) >> 20)) << 2; 43834e026f9SYork Sun total_gb_size_per_controller >>= 4; /* shift down to gb size */ 43934e026f9SYork Sun debug("total %d GB\n", total_gb_size_per_controller); 44034e026f9SYork Sun debug("Need to wait up to %d * 10ms\n", timeout); 44134e026f9SYork Sun 44234e026f9SYork Sun /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */ 44334e026f9SYork Sun while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) && 44434e026f9SYork Sun (timeout >= 0)) { 44534e026f9SYork Sun udelay(10000); /* throttle polling rate */ 44634e026f9SYork Sun timeout--; 44734e026f9SYork Sun } 44834e026f9SYork Sun 44934e026f9SYork Sun if (timeout <= 0) 45034e026f9SYork Sun printf("Waiting for D_INIT timeout. Memory may not work.\n"); 451a994b3deSShengzhou Liu 452a994b3deSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009663 453a994b3deSShengzhou Liu ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval); 454a994b3deSShengzhou Liu #endif 455a994b3deSShengzhou Liu 456a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 457a7787b78STang Yuantian if (is_warm_boot()) { 458a7787b78STang Yuantian /* exit self-refresh */ 4595a17b8b5SShengzhou Liu temp32 = ddr_in32(&ddr->sdram_cfg_2); 4605a17b8b5SShengzhou Liu temp32 &= ~SDRAM_CFG2_FRC_SR; 4615a17b8b5SShengzhou Liu ddr_out32(&ddr->sdram_cfg_2, temp32); 462a7787b78STang Yuantian } 463a7787b78STang Yuantian #endif 4644516ff81SYork Sun 4654516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 4664516ff81SYork Sun #define BIST_PATTERN1 0xFFFFFFFF 4674516ff81SYork Sun #define BIST_PATTERN2 0x0 4684516ff81SYork Sun #define BIST_CR 0x80010000 4694516ff81SYork Sun #define BIST_CR_EN 0x80000000 4704516ff81SYork Sun #define BIST_CR_STAT 0x00000001 4714516ff81SYork Sun #define CTLR_INTLV_MASK 0x20000000 4724516ff81SYork Sun /* Perform build-in test on memory. Three-way interleaving is not yet 4734516ff81SYork Sun * supported by this code. */ 47400caae6dSSimon Glass if (env_get_f("ddr_bist", buffer, CONFIG_SYS_CBSIZE) >= 0) { 4754516ff81SYork Sun puts("Running BIST test. This will take a while..."); 4764516ff81SYork Sun cs0_config = ddr_in32(&ddr->cs0_config); 477da305b9fSYork Sun cs0_bnds = ddr_in32(&ddr->cs0_bnds); 478da305b9fSYork Sun cs1_bnds = ddr_in32(&ddr->cs1_bnds); 479da305b9fSYork Sun cs2_bnds = ddr_in32(&ddr->cs2_bnds); 480da305b9fSYork Sun cs3_bnds = ddr_in32(&ddr->cs3_bnds); 4814516ff81SYork Sun if (cs0_config & CTLR_INTLV_MASK) { 4824516ff81SYork Sun /* set bnds to non-interleaving */ 483da305b9fSYork Sun ddr_out32(&ddr->cs0_bnds, (cs0_bnds & 0xfffefffe) >> 1); 484da305b9fSYork Sun ddr_out32(&ddr->cs1_bnds, (cs1_bnds & 0xfffefffe) >> 1); 485da305b9fSYork Sun ddr_out32(&ddr->cs2_bnds, (cs2_bnds & 0xfffefffe) >> 1); 486da305b9fSYork Sun ddr_out32(&ddr->cs3_bnds, (cs3_bnds & 0xfffefffe) >> 1); 4874516ff81SYork Sun } 4884516ff81SYork Sun ddr_out32(&ddr->mtp1, BIST_PATTERN1); 4894516ff81SYork Sun ddr_out32(&ddr->mtp2, BIST_PATTERN1); 4904516ff81SYork Sun ddr_out32(&ddr->mtp3, BIST_PATTERN2); 4914516ff81SYork Sun ddr_out32(&ddr->mtp4, BIST_PATTERN2); 4924516ff81SYork Sun ddr_out32(&ddr->mtp5, BIST_PATTERN1); 4934516ff81SYork Sun ddr_out32(&ddr->mtp6, BIST_PATTERN1); 4944516ff81SYork Sun ddr_out32(&ddr->mtp7, BIST_PATTERN2); 4954516ff81SYork Sun ddr_out32(&ddr->mtp8, BIST_PATTERN2); 4964516ff81SYork Sun ddr_out32(&ddr->mtp9, BIST_PATTERN1); 4974516ff81SYork Sun ddr_out32(&ddr->mtp10, BIST_PATTERN2); 4984516ff81SYork Sun mtcr = BIST_CR; 4994516ff81SYork Sun ddr_out32(&ddr->mtcr, mtcr); 5004516ff81SYork Sun timeout = 100; 5014516ff81SYork Sun while (timeout > 0 && (mtcr & BIST_CR_EN)) { 5024516ff81SYork Sun mdelay(1000); 5034516ff81SYork Sun timeout--; 5044516ff81SYork Sun mtcr = ddr_in32(&ddr->mtcr); 5054516ff81SYork Sun } 5064516ff81SYork Sun if (timeout <= 0) 5074516ff81SYork Sun puts("Timeout\n"); 5084516ff81SYork Sun else 5094516ff81SYork Sun puts("Done\n"); 5104516ff81SYork Sun err_detect = ddr_in32(&ddr->err_detect); 5114516ff81SYork Sun err_sbe = ddr_in32(&ddr->err_sbe); 5124516ff81SYork Sun if (mtcr & BIST_CR_STAT) { 5134516ff81SYork Sun printf("BIST test failed on controller %d.\n", 5144516ff81SYork Sun ctrl_num); 5154516ff81SYork Sun } 5164516ff81SYork Sun if (err_detect || (err_sbe & 0xffff)) { 5174516ff81SYork Sun printf("ECC error detected on controller %d.\n", 5184516ff81SYork Sun ctrl_num); 5194516ff81SYork Sun } 5204516ff81SYork Sun 5214516ff81SYork Sun if (cs0_config & CTLR_INTLV_MASK) { 5224516ff81SYork Sun /* restore bnds registers */ 523da305b9fSYork Sun ddr_out32(&ddr->cs0_bnds, cs0_bnds); 524da305b9fSYork Sun ddr_out32(&ddr->cs1_bnds, cs1_bnds); 525da305b9fSYork Sun ddr_out32(&ddr->cs2_bnds, cs2_bnds); 526da305b9fSYork Sun ddr_out32(&ddr->cs3_bnds, cs3_bnds); 5274516ff81SYork Sun } 5284516ff81SYork Sun } 5294516ff81SYork Sun #endif 53034e026f9SYork Sun } 531