134e026f9SYork Sun /* 29f9f0093SYork Sun * Copyright 2014-2015 Freescale Semiconductor, Inc. 334e026f9SYork Sun * 434e026f9SYork Sun * SPDX-License-Identifier: GPL-2.0+ 534e026f9SYork Sun */ 634e026f9SYork Sun 734e026f9SYork Sun #include <common.h> 834e026f9SYork Sun #include <asm/io.h> 934e026f9SYork Sun #include <fsl_ddr_sdram.h> 1034e026f9SYork Sun #include <asm/processor.h> 118340e7acSYork Sun #include <fsl_immap.h> 1234e026f9SYork Sun #include <fsl_ddr.h> 13a46b1852SShengzhou Liu #include <fsl_errata.h> 1434e026f9SYork Sun 15dd8e740cSShengzhou Liu #if defined(CONFIG_SYS_FSL_ERRATUM_A008511) | \ 16dd8e740cSShengzhou Liu defined(CONFIG_SYS_FSL_ERRATUM_A009803) 179f9f0093SYork Sun static void set_wait_for_bits_clear(void *ptr, u32 value, u32 bits) 189f9f0093SYork Sun { 199f9f0093SYork Sun int timeout = 1000; 209f9f0093SYork Sun 219f9f0093SYork Sun ddr_out32(ptr, value); 229f9f0093SYork Sun 239f9f0093SYork Sun while (ddr_in32(ptr) & bits) { 249f9f0093SYork Sun udelay(100); 259f9f0093SYork Sun timeout--; 269f9f0093SYork Sun } 279f9f0093SYork Sun if (timeout <= 0) 28dd8e740cSShengzhou Liu puts("Error: wait for clear timeout.\n"); 299f9f0093SYork Sun } 30dd8e740cSShengzhou Liu #endif 319f9f0093SYork Sun 3234e026f9SYork Sun #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4) 3334e026f9SYork Sun #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL 3434e026f9SYork Sun #endif 3534e026f9SYork Sun 3634e026f9SYork Sun /* 3734e026f9SYork Sun * regs has the to-be-set values for DDR controller registers 3834e026f9SYork Sun * ctrl_num is the DDR controller number 3934e026f9SYork Sun * step: 0 goes through the initialization in one pass 4034e026f9SYork Sun * 1 sets registers and returns before enabling controller 4134e026f9SYork Sun * 2 resumes from step 1 and continues to initialize 4234e026f9SYork Sun * Dividing the initialization to two steps to deassert DDR reset signal 4334e026f9SYork Sun * to comply with JEDEC specs for RDIMMs. 4434e026f9SYork Sun */ 4534e026f9SYork Sun void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, 4634e026f9SYork Sun unsigned int ctrl_num, int step) 4734e026f9SYork Sun { 4834e026f9SYork Sun unsigned int i, bus_width; 4934e026f9SYork Sun struct ccsr_ddr __iomem *ddr; 5034e026f9SYork Sun u32 temp_sdram_cfg; 5134e026f9SYork Sun u32 total_gb_size_per_controller; 5234e026f9SYork Sun int timeout; 539f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 549f9f0093SYork Sun u32 temp32, mr6; 557cc07998SYork Sun u32 vref_seq1[3] = {0x80, 0x96, 0x16}; /* for range 1 */ 567cc07998SYork Sun u32 vref_seq2[3] = {0xc0, 0xf0, 0x70}; /* for range 2 */ 577cc07998SYork Sun u32 *vref_seq = vref_seq1; 589f9f0093SYork Sun #endif 59019a147bSShengzhou Liu #if defined(CONFIG_SYS_FSL_ERRATUM_A009942) | \ 60019a147bSShengzhou Liu defined(CONFIG_SYS_FSL_ERRATUM_A010165) 610d3972cfSShengzhou Liu ulong ddr_freq; 620d3972cfSShengzhou Liu u32 tmp; 630d3972cfSShengzhou Liu #endif 644516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 654516ff81SYork Sun u32 mtcr, err_detect, err_sbe; 664516ff81SYork Sun u32 cs0_bnds, cs1_bnds, cs2_bnds, cs3_bnds, cs0_config; 674516ff81SYork Sun #endif 684516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 694516ff81SYork Sun char buffer[CONFIG_SYS_CBSIZE]; 704516ff81SYork Sun #endif 7134e026f9SYork Sun 7234e026f9SYork Sun switch (ctrl_num) { 7334e026f9SYork Sun case 0: 7434e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR; 7534e026f9SYork Sun break; 7634e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1) 7734e026f9SYork Sun case 1: 7834e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR; 7934e026f9SYork Sun break; 8034e026f9SYork Sun #endif 8134e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2) 8234e026f9SYork Sun case 2: 8334e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR; 8434e026f9SYork Sun break; 8534e026f9SYork Sun #endif 8634e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3) 8734e026f9SYork Sun case 3: 8834e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR; 8934e026f9SYork Sun break; 9034e026f9SYork Sun #endif 9134e026f9SYork Sun default: 9234e026f9SYork Sun printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num); 9334e026f9SYork Sun return; 9434e026f9SYork Sun } 9534e026f9SYork Sun 9634e026f9SYork Sun if (step == 2) 9734e026f9SYork Sun goto step2; 9834e026f9SYork Sun 9934e026f9SYork Sun if (regs->ddr_eor) 10034e026f9SYork Sun ddr_out32(&ddr->eor, regs->ddr_eor); 10134e026f9SYork Sun 10234e026f9SYork Sun ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl); 10334e026f9SYork Sun 10434e026f9SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 10534e026f9SYork Sun if (i == 0) { 10634e026f9SYork Sun ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds); 10734e026f9SYork Sun ddr_out32(&ddr->cs0_config, regs->cs[i].config); 10834e026f9SYork Sun ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2); 10934e026f9SYork Sun 11034e026f9SYork Sun } else if (i == 1) { 11134e026f9SYork Sun ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds); 11234e026f9SYork Sun ddr_out32(&ddr->cs1_config, regs->cs[i].config); 11334e026f9SYork Sun ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2); 11434e026f9SYork Sun 11534e026f9SYork Sun } else if (i == 2) { 11634e026f9SYork Sun ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds); 11734e026f9SYork Sun ddr_out32(&ddr->cs2_config, regs->cs[i].config); 11834e026f9SYork Sun ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2); 11934e026f9SYork Sun 12034e026f9SYork Sun } else if (i == 3) { 12134e026f9SYork Sun ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds); 12234e026f9SYork Sun ddr_out32(&ddr->cs3_config, regs->cs[i].config); 12334e026f9SYork Sun ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2); 12434e026f9SYork Sun } 12534e026f9SYork Sun } 12634e026f9SYork Sun 12734e026f9SYork Sun ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3); 12834e026f9SYork Sun ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0); 12934e026f9SYork Sun ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1); 13034e026f9SYork Sun ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2); 13134e026f9SYork Sun ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4); 13234e026f9SYork Sun ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5); 13334e026f9SYork Sun ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg_6); 13434e026f9SYork Sun ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg_7); 13534e026f9SYork Sun ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg_8); 13634e026f9SYork Sun ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg_9); 13734e026f9SYork Sun ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl); 13834e026f9SYork Sun ddr_out32(&ddr->dq_map_0, regs->dq_map_0); 13934e026f9SYork Sun ddr_out32(&ddr->dq_map_1, regs->dq_map_1); 14034e026f9SYork Sun ddr_out32(&ddr->dq_map_2, regs->dq_map_2); 14134e026f9SYork Sun ddr_out32(&ddr->dq_map_3, regs->dq_map_3); 14234e026f9SYork Sun ddr_out32(&ddr->sdram_cfg_3, regs->ddr_sdram_cfg_3); 14334e026f9SYork Sun ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode); 14434e026f9SYork Sun ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2); 14534e026f9SYork Sun ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3); 14634e026f9SYork Sun ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4); 14734e026f9SYork Sun ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5); 14834e026f9SYork Sun ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6); 14934e026f9SYork Sun ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7); 15034e026f9SYork Sun ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8); 15134e026f9SYork Sun ddr_out32(&ddr->sdram_mode_9, regs->ddr_sdram_mode_9); 15234e026f9SYork Sun ddr_out32(&ddr->sdram_mode_10, regs->ddr_sdram_mode_10); 15334e026f9SYork Sun ddr_out32(&ddr->sdram_mode_11, regs->ddr_sdram_mode_11); 15434e026f9SYork Sun ddr_out32(&ddr->sdram_mode_12, regs->ddr_sdram_mode_12); 15534e026f9SYork Sun ddr_out32(&ddr->sdram_mode_13, regs->ddr_sdram_mode_13); 15634e026f9SYork Sun ddr_out32(&ddr->sdram_mode_14, regs->ddr_sdram_mode_14); 15734e026f9SYork Sun ddr_out32(&ddr->sdram_mode_15, regs->ddr_sdram_mode_15); 15834e026f9SYork Sun ddr_out32(&ddr->sdram_mode_16, regs->ddr_sdram_mode_16); 15934e026f9SYork Sun ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl); 160a994b3deSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009663 161a994b3deSShengzhou Liu ddr_out32(&ddr->sdram_interval, 162a994b3deSShengzhou Liu regs->ddr_sdram_interval & ~SDRAM_INTERVAL_BSTOPRE); 163a994b3deSShengzhou Liu #else 16434e026f9SYork Sun ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval); 165a994b3deSShengzhou Liu #endif 16634e026f9SYork Sun ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init); 16734e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl); 16834e026f9SYork Sun #ifndef CONFIG_SYS_FSL_DDR_EMU 16934e026f9SYork Sun /* 17034e026f9SYork Sun * Skip these two registers if running on emulator 17134e026f9SYork Sun * because emulator doesn't have skew between bytes. 17234e026f9SYork Sun */ 17334e026f9SYork Sun 17434e026f9SYork Sun if (regs->ddr_wrlvl_cntl_2) 17534e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2); 17634e026f9SYork Sun if (regs->ddr_wrlvl_cntl_3) 17734e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3); 17834e026f9SYork Sun #endif 17934e026f9SYork Sun 18034e026f9SYork Sun ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr); 18134e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1); 18234e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2); 18334e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_3, regs->ddr_sdram_rcw_3); 18434e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_4, regs->ddr_sdram_rcw_4); 18534e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_5, regs->ddr_sdram_rcw_5); 18634e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_6, regs->ddr_sdram_rcw_6); 18734e026f9SYork Sun ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1); 188a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 189a7787b78STang Yuantian if (is_warm_boot()) { 190a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, 191a7787b78STang Yuantian regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT); 192a7787b78STang Yuantian ddr_out32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE); 193a7787b78STang Yuantian ddr_out32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA); 194a7787b78STang Yuantian 195a7787b78STang Yuantian /* DRAM VRef will not be trained */ 196a7787b78STang Yuantian ddr_out32(&ddr->ddr_cdr2, 197a7787b78STang Yuantian regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN); 198a7787b78STang Yuantian } else 199a7787b78STang Yuantian #endif 200a7787b78STang Yuantian { 201a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); 202a7787b78STang Yuantian ddr_out32(&ddr->init_addr, regs->ddr_init_addr); 203a7787b78STang Yuantian ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr); 20434e026f9SYork Sun ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2); 205a7787b78STang Yuantian } 206dd8e740cSShengzhou Liu 207dd8e740cSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009803 208dd8e740cSShengzhou Liu /* part 1 of 2 */ 209d3674046SShengzhou Liu if (regs->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) { 210dd8e740cSShengzhou Liu if (regs->ddr_sdram_cfg & SDRAM_CFG_RD_EN) { /* for RDIMM */ 211dd8e740cSShengzhou Liu ddr_out32(&ddr->ddr_sdram_rcw_2, 212dd8e740cSShengzhou Liu regs->ddr_sdram_rcw_2 & ~0x0f000000); 213dd8e740cSShengzhou Liu } 214d3674046SShengzhou Liu ddr_out32(&ddr->err_disable, regs->err_disable | 215d3674046SShengzhou Liu DDR_ERR_DISABLE_APED); 216d3674046SShengzhou Liu } 217dd8e740cSShengzhou Liu #else 21834e026f9SYork Sun ddr_out32(&ddr->err_disable, regs->err_disable); 219dd8e740cSShengzhou Liu #endif 22034e026f9SYork Sun ddr_out32(&ddr->err_int_en, regs->err_int_en); 221*b406731aSYork Sun for (i = 0; i < 64; i++) { 22234e026f9SYork Sun if (regs->debug[i]) { 22334e026f9SYork Sun debug("Write to debug_%d as %08x\n", 22434e026f9SYork Sun i+1, regs->debug[i]); 22534e026f9SYork Sun ddr_out32(&ddr->debug[i], regs->debug[i]); 22634e026f9SYork Sun } 22734e026f9SYork Sun } 228dda3b610SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008378 229dda3b610SYork Sun /* Erratum applies when accumulated ECC is used, or DBI is enabled */ 230dda3b610SYork Sun #define IS_ACC_ECC_EN(v) ((v) & 0x4) 231dda3b610SYork Sun #define IS_DBI(v) ((((v) >> 12) & 0x3) == 0x2) 232a46b1852SShengzhou Liu if (has_erratum_a008378()) { 233dda3b610SYork Sun if (IS_ACC_ECC_EN(regs->ddr_sdram_cfg) || 234dda3b610SYork Sun IS_DBI(regs->ddr_sdram_cfg_3)) 235a46b1852SShengzhou Liu ddr_setbits32(&ddr->debug[28], 0x9 << 20); 236a46b1852SShengzhou Liu } 237dda3b610SYork Sun #endif 23834e026f9SYork Sun 2399f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 2409f9f0093SYork Sun /* Part 1 of 2 */ 2419f9f0093SYork Sun /* This erraum only applies to verion 5.2.0 */ 2429f9f0093SYork Sun if (fsl_ddr_get_version(ctrl_num) == 0x50200) { 2439f9f0093SYork Sun /* Disable DRAM VRef training */ 2449f9f0093SYork Sun ddr_out32(&ddr->ddr_cdr2, 2459f9f0093SYork Sun regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN); 2464a68489eSShengzhou Liu /* disable transmit bit deskew */ 2474a68489eSShengzhou Liu temp32 = ddr_in32(&ddr->debug[28]); 2484a68489eSShengzhou Liu temp32 |= DDR_TX_BD_DIS; 2494a68489eSShengzhou Liu ddr_out32(&ddr->debug[28], temp32); 2509f9f0093SYork Sun /* Disable D_INIT */ 2519f9f0093SYork Sun ddr_out32(&ddr->sdram_cfg_2, 2529f9f0093SYork Sun regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT); 2539f9f0093SYork Sun ddr_out32(&ddr->debug[25], 0x9000); 2549f9f0093SYork Sun } 2559f9f0093SYork Sun #endif 2560d3972cfSShengzhou Liu 2575fc62fe5SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009801 2585fc62fe5SShengzhou Liu temp32 = ddr_in32(&ddr->debug[25]); 2595fc62fe5SShengzhou Liu temp32 &= ~DDR_CAS_TO_PRE_SUB_MASK; 2605fc62fe5SShengzhou Liu temp32 |= 9 << DDR_CAS_TO_PRE_SUB_SHIFT; 2615fc62fe5SShengzhou Liu ddr_out32(&ddr->debug[25], temp32); 2625fc62fe5SShengzhou Liu #endif 2635fc62fe5SShengzhou Liu 2640d3972cfSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009942 2650d3972cfSShengzhou Liu ddr_freq = get_ddr_freq(ctrl_num) / 1000000; 2660d3972cfSShengzhou Liu tmp = ddr_in32(&ddr->debug[28]); 2670d3972cfSShengzhou Liu if (ddr_freq <= 1333) 2680d3972cfSShengzhou Liu ddr_out32(&ddr->debug[28], tmp | 0x0080006a); 2690d3972cfSShengzhou Liu else if (ddr_freq <= 1600) 2700d3972cfSShengzhou Liu ddr_out32(&ddr->debug[28], tmp | 0x0070006f); 2710d3972cfSShengzhou Liu else if (ddr_freq <= 1867) 2720d3972cfSShengzhou Liu ddr_out32(&ddr->debug[28], tmp | 0x00700076); 2730d3972cfSShengzhou Liu else if (ddr_freq <= 2133) 2740d3972cfSShengzhou Liu ddr_out32(&ddr->debug[28], tmp | 0x0060007b); 2750d3972cfSShengzhou Liu #endif 2760d3972cfSShengzhou Liu 277019a147bSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A010165 278019a147bSShengzhou Liu ddr_freq = get_ddr_freq(ctrl_num) / 1000000; 279019a147bSShengzhou Liu if ((ddr_freq > 1900) && (ddr_freq < 2300)) { 280019a147bSShengzhou Liu tmp = ddr_in32(&ddr->debug[28]); 281019a147bSShengzhou Liu ddr_out32(&ddr->debug[28], tmp | 0x000a0000); 282019a147bSShengzhou Liu } 283019a147bSShengzhou Liu #endif 28434e026f9SYork Sun /* 28534e026f9SYork Sun * For RDIMMs, JEDEC spec requires clocks to be stable before reset is 28634e026f9SYork Sun * deasserted. Clocks start when any chip select is enabled and clock 28734e026f9SYork Sun * control register is set. Because all DDR components are connected to 28834e026f9SYork Sun * one reset signal, this needs to be done in two steps. Step 1 is to 28934e026f9SYork Sun * get the clocks started. Step 2 resumes after reset signal is 29034e026f9SYork Sun * deasserted. 29134e026f9SYork Sun */ 29234e026f9SYork Sun if (step == 1) { 29334e026f9SYork Sun udelay(200); 29434e026f9SYork Sun return; 29534e026f9SYork Sun } 29634e026f9SYork Sun 29734e026f9SYork Sun step2: 29834e026f9SYork Sun /* Set, but do not enable the memory */ 29934e026f9SYork Sun temp_sdram_cfg = regs->ddr_sdram_cfg; 30034e026f9SYork Sun temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN); 30134e026f9SYork Sun ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg); 30234e026f9SYork Sun 30334e026f9SYork Sun /* 30434e026f9SYork Sun * 500 painful micro-seconds must elapse between 30534e026f9SYork Sun * the DDR clock setup and the DDR config enable. 30634e026f9SYork Sun * DDR2 need 200 us, and DDR3 need 500 us from spec, 30734e026f9SYork Sun * we choose the max, that is 500 us for all of case. 30834e026f9SYork Sun */ 30934e026f9SYork Sun udelay(500); 3108340e7acSYork Sun mb(); 3118340e7acSYork Sun isb(); 31234e026f9SYork Sun 313a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 314a7787b78STang Yuantian if (is_warm_boot()) { 315a7787b78STang Yuantian /* enter self-refresh */ 316a7787b78STang Yuantian temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2); 317a7787b78STang Yuantian temp_sdram_cfg |= SDRAM_CFG2_FRC_SR; 318a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg); 319a7787b78STang Yuantian /* do board specific memory setup */ 320a7787b78STang Yuantian board_mem_sleep_setup(); 321a7787b78STang Yuantian 322a7787b78STang Yuantian temp_sdram_cfg = (ddr_in32(&ddr->sdram_cfg) | SDRAM_CFG_BI); 323a7787b78STang Yuantian } else 324a7787b78STang Yuantian #endif 32534e026f9SYork Sun temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI; 326a7787b78STang Yuantian /* Let the controller go */ 32734e026f9SYork Sun ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN); 3288340e7acSYork Sun mb(); 3298340e7acSYork Sun isb(); 33034e026f9SYork Sun 331dd8e740cSShengzhou Liu #if defined(CONFIG_SYS_FSL_ERRATUM_A008511) || \ 332dd8e740cSShengzhou Liu defined(CONFIG_SYS_FSL_ERRATUM_A009803) 3339f9f0093SYork Sun /* Part 2 of 2 */ 3349f9f0093SYork Sun /* This erraum only applies to verion 5.2.0 */ 3359f9f0093SYork Sun if (fsl_ddr_get_version(ctrl_num) == 0x50200) { 3369f9f0093SYork Sun /* Wait for idle */ 3377cc07998SYork Sun timeout = 40; 3389f9f0093SYork Sun while (!(ddr_in32(&ddr->debug[1]) & 0x2) && 3399f9f0093SYork Sun (timeout > 0)) { 3407cc07998SYork Sun udelay(1000); 3419f9f0093SYork Sun timeout--; 3429f9f0093SYork Sun } 3439f9f0093SYork Sun if (timeout <= 0) { 3449f9f0093SYork Sun printf("Controler %d timeout, debug_2 = %x\n", 3459f9f0093SYork Sun ctrl_num, ddr_in32(&ddr->debug[1])); 3469f9f0093SYork Sun } 3477cc07998SYork Sun 348dd8e740cSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 3497cc07998SYork Sun /* The vref setting sequence is different for range 2 */ 3507cc07998SYork Sun if (regs->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2) 3517cc07998SYork Sun vref_seq = vref_seq2; 3527cc07998SYork Sun 3539f9f0093SYork Sun /* Set VREF */ 3549f9f0093SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 3559f9f0093SYork Sun if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN)) 3569f9f0093SYork Sun continue; 3579f9f0093SYork Sun 3589f9f0093SYork Sun mr6 = (regs->ddr_sdram_mode_10 >> 16) | 3599f9f0093SYork Sun MD_CNTL_MD_EN | 3609f9f0093SYork Sun MD_CNTL_CS_SEL(i) | 3619f9f0093SYork Sun MD_CNTL_MD_SEL(6) | 3629f9f0093SYork Sun 0x00200000; 3637cc07998SYork Sun temp32 = mr6 | vref_seq[0]; 3649f9f0093SYork Sun set_wait_for_bits_clear(&ddr->sdram_md_cntl, 3659f9f0093SYork Sun temp32, MD_CNTL_MD_EN); 3669f9f0093SYork Sun udelay(1); 3679f9f0093SYork Sun debug("MR6 = 0x%08x\n", temp32); 3687cc07998SYork Sun temp32 = mr6 | vref_seq[1]; 3699f9f0093SYork Sun set_wait_for_bits_clear(&ddr->sdram_md_cntl, 3709f9f0093SYork Sun temp32, MD_CNTL_MD_EN); 3719f9f0093SYork Sun udelay(1); 3729f9f0093SYork Sun debug("MR6 = 0x%08x\n", temp32); 3737cc07998SYork Sun temp32 = mr6 | vref_seq[2]; 3749f9f0093SYork Sun set_wait_for_bits_clear(&ddr->sdram_md_cntl, 3759f9f0093SYork Sun temp32, MD_CNTL_MD_EN); 3769f9f0093SYork Sun udelay(1); 3779f9f0093SYork Sun debug("MR6 = 0x%08x\n", temp32); 3789f9f0093SYork Sun } 3799f9f0093SYork Sun ddr_out32(&ddr->sdram_md_cntl, 0); 3804a68489eSShengzhou Liu temp32 = ddr_in32(&ddr->debug[28]); 3814a68489eSShengzhou Liu temp32 &= ~DDR_TX_BD_DIS; /* Enable deskew */ 3824a68489eSShengzhou Liu ddr_out32(&ddr->debug[28], temp32); 3839f9f0093SYork Sun ddr_out32(&ddr->debug[1], 0x400); /* restart deskew */ 3849f9f0093SYork Sun /* wait for idle */ 3857cc07998SYork Sun timeout = 40; 3869f9f0093SYork Sun while (!(ddr_in32(&ddr->debug[1]) & 0x2) && 3879f9f0093SYork Sun (timeout > 0)) { 3887cc07998SYork Sun udelay(1000); 3899f9f0093SYork Sun timeout--; 3909f9f0093SYork Sun } 3919f9f0093SYork Sun if (timeout <= 0) { 3929f9f0093SYork Sun printf("Controler %d timeout, debug_2 = %x\n", 3939f9f0093SYork Sun ctrl_num, ddr_in32(&ddr->debug[1])); 3949f9f0093SYork Sun } 3959f9f0093SYork Sun /* Restore D_INIT */ 3969f9f0093SYork Sun ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); 3979f9f0093SYork Sun #endif /* CONFIG_SYS_FSL_ERRATUM_A008511 */ 3989f9f0093SYork Sun 399dd8e740cSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009803 400d3674046SShengzhou Liu if (regs->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) { 401dd8e740cSShengzhou Liu /* if it's RDIMM */ 402dd8e740cSShengzhou Liu if (regs->ddr_sdram_cfg & SDRAM_CFG_RD_EN) { 403dd8e740cSShengzhou Liu for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 404dd8e740cSShengzhou Liu if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN)) 405dd8e740cSShengzhou Liu continue; 406dd8e740cSShengzhou Liu set_wait_for_bits_clear(&ddr->sdram_md_cntl, 407dd8e740cSShengzhou Liu MD_CNTL_MD_EN | 408dd8e740cSShengzhou Liu MD_CNTL_CS_SEL(i) | 409dd8e740cSShengzhou Liu 0x070000ed, 410dd8e740cSShengzhou Liu MD_CNTL_MD_EN); 411dd8e740cSShengzhou Liu udelay(1); 412dd8e740cSShengzhou Liu } 413dd8e740cSShengzhou Liu } 414dd8e740cSShengzhou Liu 415dd8e740cSShengzhou Liu ddr_out32(&ddr->err_disable, 416dd8e740cSShengzhou Liu regs->err_disable & ~DDR_ERR_DISABLE_APED); 417d3674046SShengzhou Liu } 418dd8e740cSShengzhou Liu #endif 419dd8e740cSShengzhou Liu } 420dd8e740cSShengzhou Liu #endif 421dd8e740cSShengzhou Liu 42234e026f9SYork Sun total_gb_size_per_controller = 0; 42334e026f9SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 42434e026f9SYork Sun if (!(regs->cs[i].config & 0x80000000)) 42534e026f9SYork Sun continue; 42634e026f9SYork Sun total_gb_size_per_controller += 1 << ( 42734e026f9SYork Sun ((regs->cs[i].config >> 14) & 0x3) + 2 + 42834e026f9SYork Sun ((regs->cs[i].config >> 8) & 0x7) + 12 + 42934e026f9SYork Sun ((regs->cs[i].config >> 4) & 0x3) + 0 + 43034e026f9SYork Sun ((regs->cs[i].config >> 0) & 0x7) + 8 + 43134e026f9SYork Sun 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) - 43234e026f9SYork Sun 26); /* minus 26 (count of 64M) */ 43334e026f9SYork Sun } 43434e026f9SYork Sun if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */ 43534e026f9SYork Sun total_gb_size_per_controller *= 3; 43634e026f9SYork Sun else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */ 43734e026f9SYork Sun total_gb_size_per_controller <<= 1; 43834e026f9SYork Sun /* 43934e026f9SYork Sun * total memory / bus width = transactions needed 44034e026f9SYork Sun * transactions needed / data rate = seconds 44134e026f9SYork Sun * to add plenty of buffer, double the time 44234e026f9SYork Sun * For example, 2GB on 666MT/s 64-bit bus takes about 402ms 44334e026f9SYork Sun * Let's wait for 800ms 44434e026f9SYork Sun */ 445f80d6472SYork Sun bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK) 44634e026f9SYork Sun >> SDRAM_CFG_DBW_SHIFT); 44734e026f9SYork Sun timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 / 44803e664d8SYork Sun (get_ddr_freq(ctrl_num) >> 20)) << 2; 44934e026f9SYork Sun total_gb_size_per_controller >>= 4; /* shift down to gb size */ 45034e026f9SYork Sun debug("total %d GB\n", total_gb_size_per_controller); 45134e026f9SYork Sun debug("Need to wait up to %d * 10ms\n", timeout); 45234e026f9SYork Sun 45334e026f9SYork Sun /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */ 45434e026f9SYork Sun while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) && 45534e026f9SYork Sun (timeout >= 0)) { 45634e026f9SYork Sun udelay(10000); /* throttle polling rate */ 45734e026f9SYork Sun timeout--; 45834e026f9SYork Sun } 45934e026f9SYork Sun 46034e026f9SYork Sun if (timeout <= 0) 46134e026f9SYork Sun printf("Waiting for D_INIT timeout. Memory may not work.\n"); 462a994b3deSShengzhou Liu 463a994b3deSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009663 464a994b3deSShengzhou Liu ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval); 465a994b3deSShengzhou Liu #endif 466a994b3deSShengzhou Liu 467a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 468a7787b78STang Yuantian if (is_warm_boot()) { 469a7787b78STang Yuantian /* exit self-refresh */ 470a7787b78STang Yuantian temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2); 471a7787b78STang Yuantian temp_sdram_cfg &= ~SDRAM_CFG2_FRC_SR; 472a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg); 473a7787b78STang Yuantian } 474a7787b78STang Yuantian #endif 4754516ff81SYork Sun 4764516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 4774516ff81SYork Sun #define BIST_PATTERN1 0xFFFFFFFF 4784516ff81SYork Sun #define BIST_PATTERN2 0x0 4794516ff81SYork Sun #define BIST_CR 0x80010000 4804516ff81SYork Sun #define BIST_CR_EN 0x80000000 4814516ff81SYork Sun #define BIST_CR_STAT 0x00000001 4824516ff81SYork Sun #define CTLR_INTLV_MASK 0x20000000 4834516ff81SYork Sun /* Perform build-in test on memory. Three-way interleaving is not yet 4844516ff81SYork Sun * supported by this code. */ 4854516ff81SYork Sun if (getenv_f("ddr_bist", buffer, CONFIG_SYS_CBSIZE) >= 0) { 4864516ff81SYork Sun puts("Running BIST test. This will take a while..."); 4874516ff81SYork Sun cs0_config = ddr_in32(&ddr->cs0_config); 488da305b9fSYork Sun cs0_bnds = ddr_in32(&ddr->cs0_bnds); 489da305b9fSYork Sun cs1_bnds = ddr_in32(&ddr->cs1_bnds); 490da305b9fSYork Sun cs2_bnds = ddr_in32(&ddr->cs2_bnds); 491da305b9fSYork Sun cs3_bnds = ddr_in32(&ddr->cs3_bnds); 4924516ff81SYork Sun if (cs0_config & CTLR_INTLV_MASK) { 4934516ff81SYork Sun /* set bnds to non-interleaving */ 494da305b9fSYork Sun ddr_out32(&ddr->cs0_bnds, (cs0_bnds & 0xfffefffe) >> 1); 495da305b9fSYork Sun ddr_out32(&ddr->cs1_bnds, (cs1_bnds & 0xfffefffe) >> 1); 496da305b9fSYork Sun ddr_out32(&ddr->cs2_bnds, (cs2_bnds & 0xfffefffe) >> 1); 497da305b9fSYork Sun ddr_out32(&ddr->cs3_bnds, (cs3_bnds & 0xfffefffe) >> 1); 4984516ff81SYork Sun } 4994516ff81SYork Sun ddr_out32(&ddr->mtp1, BIST_PATTERN1); 5004516ff81SYork Sun ddr_out32(&ddr->mtp2, BIST_PATTERN1); 5014516ff81SYork Sun ddr_out32(&ddr->mtp3, BIST_PATTERN2); 5024516ff81SYork Sun ddr_out32(&ddr->mtp4, BIST_PATTERN2); 5034516ff81SYork Sun ddr_out32(&ddr->mtp5, BIST_PATTERN1); 5044516ff81SYork Sun ddr_out32(&ddr->mtp6, BIST_PATTERN1); 5054516ff81SYork Sun ddr_out32(&ddr->mtp7, BIST_PATTERN2); 5064516ff81SYork Sun ddr_out32(&ddr->mtp8, BIST_PATTERN2); 5074516ff81SYork Sun ddr_out32(&ddr->mtp9, BIST_PATTERN1); 5084516ff81SYork Sun ddr_out32(&ddr->mtp10, BIST_PATTERN2); 5094516ff81SYork Sun mtcr = BIST_CR; 5104516ff81SYork Sun ddr_out32(&ddr->mtcr, mtcr); 5114516ff81SYork Sun timeout = 100; 5124516ff81SYork Sun while (timeout > 0 && (mtcr & BIST_CR_EN)) { 5134516ff81SYork Sun mdelay(1000); 5144516ff81SYork Sun timeout--; 5154516ff81SYork Sun mtcr = ddr_in32(&ddr->mtcr); 5164516ff81SYork Sun } 5174516ff81SYork Sun if (timeout <= 0) 5184516ff81SYork Sun puts("Timeout\n"); 5194516ff81SYork Sun else 5204516ff81SYork Sun puts("Done\n"); 5214516ff81SYork Sun err_detect = ddr_in32(&ddr->err_detect); 5224516ff81SYork Sun err_sbe = ddr_in32(&ddr->err_sbe); 5234516ff81SYork Sun if (mtcr & BIST_CR_STAT) { 5244516ff81SYork Sun printf("BIST test failed on controller %d.\n", 5254516ff81SYork Sun ctrl_num); 5264516ff81SYork Sun } 5274516ff81SYork Sun if (err_detect || (err_sbe & 0xffff)) { 5284516ff81SYork Sun printf("ECC error detected on controller %d.\n", 5294516ff81SYork Sun ctrl_num); 5304516ff81SYork Sun } 5314516ff81SYork Sun 5324516ff81SYork Sun if (cs0_config & CTLR_INTLV_MASK) { 5334516ff81SYork Sun /* restore bnds registers */ 534da305b9fSYork Sun ddr_out32(&ddr->cs0_bnds, cs0_bnds); 535da305b9fSYork Sun ddr_out32(&ddr->cs1_bnds, cs1_bnds); 536da305b9fSYork Sun ddr_out32(&ddr->cs2_bnds, cs2_bnds); 537da305b9fSYork Sun ddr_out32(&ddr->cs3_bnds, cs3_bnds); 5384516ff81SYork Sun } 5394516ff81SYork Sun } 5404516ff81SYork Sun #endif 54134e026f9SYork Sun } 542