134e026f9SYork Sun /* 2*9f9f0093SYork Sun * Copyright 2014-2015 Freescale Semiconductor, Inc. 334e026f9SYork Sun * 434e026f9SYork Sun * SPDX-License-Identifier: GPL-2.0+ 534e026f9SYork Sun */ 634e026f9SYork Sun 734e026f9SYork Sun #include <common.h> 834e026f9SYork Sun #include <asm/io.h> 934e026f9SYork Sun #include <fsl_ddr_sdram.h> 1034e026f9SYork Sun #include <asm/processor.h> 118340e7acSYork Sun #include <fsl_immap.h> 1234e026f9SYork Sun #include <fsl_ddr.h> 1334e026f9SYork Sun 14*9f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 15*9f9f0093SYork Sun static void set_wait_for_bits_clear(void *ptr, u32 value, u32 bits) 16*9f9f0093SYork Sun { 17*9f9f0093SYork Sun int timeout = 1000; 18*9f9f0093SYork Sun 19*9f9f0093SYork Sun ddr_out32(ptr, value); 20*9f9f0093SYork Sun 21*9f9f0093SYork Sun while (ddr_in32(ptr) & bits) { 22*9f9f0093SYork Sun udelay(100); 23*9f9f0093SYork Sun timeout--; 24*9f9f0093SYork Sun } 25*9f9f0093SYork Sun if (timeout <= 0) 26*9f9f0093SYork Sun puts("Error: A007865 wait for clear timeout.\n"); 27*9f9f0093SYork Sun } 28*9f9f0093SYork Sun #endif /* CONFIG_SYS_FSL_ERRATUM_A008511 */ 29*9f9f0093SYork Sun 3034e026f9SYork Sun #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4) 3134e026f9SYork Sun #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL 3234e026f9SYork Sun #endif 3334e026f9SYork Sun 3434e026f9SYork Sun /* 3534e026f9SYork Sun * regs has the to-be-set values for DDR controller registers 3634e026f9SYork Sun * ctrl_num is the DDR controller number 3734e026f9SYork Sun * step: 0 goes through the initialization in one pass 3834e026f9SYork Sun * 1 sets registers and returns before enabling controller 3934e026f9SYork Sun * 2 resumes from step 1 and continues to initialize 4034e026f9SYork Sun * Dividing the initialization to two steps to deassert DDR reset signal 4134e026f9SYork Sun * to comply with JEDEC specs for RDIMMs. 4234e026f9SYork Sun */ 4334e026f9SYork Sun void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, 4434e026f9SYork Sun unsigned int ctrl_num, int step) 4534e026f9SYork Sun { 4634e026f9SYork Sun unsigned int i, bus_width; 4734e026f9SYork Sun struct ccsr_ddr __iomem *ddr; 4834e026f9SYork Sun u32 temp_sdram_cfg; 4934e026f9SYork Sun u32 total_gb_size_per_controller; 5034e026f9SYork Sun int timeout; 5149fd1f3fSYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \ 5249fd1f3fSYork Sun defined(CONFIG_SYS_FSL_ERRATUM_A008514) 539955b4abSYork Sun u32 *eddrtqcr1; 549955b4abSYork Sun #endif 55*9f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 56*9f9f0093SYork Sun u32 temp32, mr6; 57*9f9f0093SYork Sun #endif 584516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 594516ff81SYork Sun u32 mtcr, err_detect, err_sbe; 604516ff81SYork Sun u32 cs0_bnds, cs1_bnds, cs2_bnds, cs3_bnds, cs0_config; 614516ff81SYork Sun #endif 624516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 634516ff81SYork Sun char buffer[CONFIG_SYS_CBSIZE]; 644516ff81SYork Sun #endif 6534e026f9SYork Sun 6634e026f9SYork Sun switch (ctrl_num) { 6734e026f9SYork Sun case 0: 6834e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR; 6949fd1f3fSYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \ 7049fd1f3fSYork Sun defined(CONFIG_SYS_FSL_ERRATUM_A008514) 719955b4abSYork Sun eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR_ADDR + 0x800; 729955b4abSYork Sun #endif 7334e026f9SYork Sun break; 7434e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1) 7534e026f9SYork Sun case 1: 7634e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR; 7749fd1f3fSYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \ 7849fd1f3fSYork Sun defined(CONFIG_SYS_FSL_ERRATUM_A008514) 799955b4abSYork Sun eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR2_ADDR + 0x800; 809955b4abSYork Sun #endif 8134e026f9SYork Sun break; 8234e026f9SYork Sun #endif 8334e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2) 8434e026f9SYork Sun case 2: 8534e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR; 8649fd1f3fSYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \ 8749fd1f3fSYork Sun defined(CONFIG_SYS_FSL_ERRATUM_A008514) 889955b4abSYork Sun eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR3_ADDR + 0x800; 899955b4abSYork Sun #endif 9034e026f9SYork Sun break; 9134e026f9SYork Sun #endif 9234e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3) 9334e026f9SYork Sun case 3: 9434e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR; 9549fd1f3fSYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \ 9649fd1f3fSYork Sun defined(CONFIG_SYS_FSL_ERRATUM_A008514) 979955b4abSYork Sun eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR4_ADDR + 0x800; 989955b4abSYork Sun #endif 9934e026f9SYork Sun break; 10034e026f9SYork Sun #endif 10134e026f9SYork Sun default: 10234e026f9SYork Sun printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num); 10334e026f9SYork Sun return; 10434e026f9SYork Sun } 10534e026f9SYork Sun 10634e026f9SYork Sun if (step == 2) 10734e026f9SYork Sun goto step2; 10834e026f9SYork Sun 1099955b4abSYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008336 1109955b4abSYork Sun #ifdef CONFIG_LS2085A 1119955b4abSYork Sun /* A008336 only applies to general DDR controllers */ 1129955b4abSYork Sun if ((ctrl_num == 0) || (ctrl_num == 1)) 1139955b4abSYork Sun #endif 1149955b4abSYork Sun ddr_out32(eddrtqcr1, 0x63b30002); 1159955b4abSYork Sun #endif 11649fd1f3fSYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008514 11749fd1f3fSYork Sun #ifdef CONFIG_LS2085A 11849fd1f3fSYork Sun /* A008514 only applies to DP-DDR controler */ 11949fd1f3fSYork Sun if (ctrl_num == 2) 12049fd1f3fSYork Sun #endif 12149fd1f3fSYork Sun ddr_out32(eddrtqcr1, 0x63b20002); 12249fd1f3fSYork Sun #endif 12334e026f9SYork Sun if (regs->ddr_eor) 12434e026f9SYork Sun ddr_out32(&ddr->eor, regs->ddr_eor); 12534e026f9SYork Sun 12634e026f9SYork Sun ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl); 12734e026f9SYork Sun 12834e026f9SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 12934e026f9SYork Sun if (i == 0) { 13034e026f9SYork Sun ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds); 13134e026f9SYork Sun ddr_out32(&ddr->cs0_config, regs->cs[i].config); 13234e026f9SYork Sun ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2); 13334e026f9SYork Sun 13434e026f9SYork Sun } else if (i == 1) { 13534e026f9SYork Sun ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds); 13634e026f9SYork Sun ddr_out32(&ddr->cs1_config, regs->cs[i].config); 13734e026f9SYork Sun ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2); 13834e026f9SYork Sun 13934e026f9SYork Sun } else if (i == 2) { 14034e026f9SYork Sun ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds); 14134e026f9SYork Sun ddr_out32(&ddr->cs2_config, regs->cs[i].config); 14234e026f9SYork Sun ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2); 14334e026f9SYork Sun 14434e026f9SYork Sun } else if (i == 3) { 14534e026f9SYork Sun ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds); 14634e026f9SYork Sun ddr_out32(&ddr->cs3_config, regs->cs[i].config); 14734e026f9SYork Sun ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2); 14834e026f9SYork Sun } 14934e026f9SYork Sun } 15034e026f9SYork Sun 15134e026f9SYork Sun ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3); 15234e026f9SYork Sun ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0); 15334e026f9SYork Sun ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1); 15434e026f9SYork Sun ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2); 15534e026f9SYork Sun ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4); 15634e026f9SYork Sun ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5); 15734e026f9SYork Sun ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg_6); 15834e026f9SYork Sun ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg_7); 15934e026f9SYork Sun ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg_8); 16034e026f9SYork Sun ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg_9); 16134e026f9SYork Sun ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl); 16234e026f9SYork Sun ddr_out32(&ddr->dq_map_0, regs->dq_map_0); 16334e026f9SYork Sun ddr_out32(&ddr->dq_map_1, regs->dq_map_1); 16434e026f9SYork Sun ddr_out32(&ddr->dq_map_2, regs->dq_map_2); 16534e026f9SYork Sun ddr_out32(&ddr->dq_map_3, regs->dq_map_3); 16634e026f9SYork Sun ddr_out32(&ddr->sdram_cfg_3, regs->ddr_sdram_cfg_3); 16734e026f9SYork Sun ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode); 16834e026f9SYork Sun ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2); 16934e026f9SYork Sun ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3); 17034e026f9SYork Sun ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4); 17134e026f9SYork Sun ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5); 17234e026f9SYork Sun ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6); 17334e026f9SYork Sun ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7); 17434e026f9SYork Sun ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8); 17534e026f9SYork Sun ddr_out32(&ddr->sdram_mode_9, regs->ddr_sdram_mode_9); 17634e026f9SYork Sun ddr_out32(&ddr->sdram_mode_10, regs->ddr_sdram_mode_10); 17734e026f9SYork Sun ddr_out32(&ddr->sdram_mode_11, regs->ddr_sdram_mode_11); 17834e026f9SYork Sun ddr_out32(&ddr->sdram_mode_12, regs->ddr_sdram_mode_12); 17934e026f9SYork Sun ddr_out32(&ddr->sdram_mode_13, regs->ddr_sdram_mode_13); 18034e026f9SYork Sun ddr_out32(&ddr->sdram_mode_14, regs->ddr_sdram_mode_14); 18134e026f9SYork Sun ddr_out32(&ddr->sdram_mode_15, regs->ddr_sdram_mode_15); 18234e026f9SYork Sun ddr_out32(&ddr->sdram_mode_16, regs->ddr_sdram_mode_16); 18334e026f9SYork Sun ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl); 18434e026f9SYork Sun ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval); 18534e026f9SYork Sun ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init); 18634e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl); 18734e026f9SYork Sun #ifndef CONFIG_SYS_FSL_DDR_EMU 18834e026f9SYork Sun /* 18934e026f9SYork Sun * Skip these two registers if running on emulator 19034e026f9SYork Sun * because emulator doesn't have skew between bytes. 19134e026f9SYork Sun */ 19234e026f9SYork Sun 19334e026f9SYork Sun if (regs->ddr_wrlvl_cntl_2) 19434e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2); 19534e026f9SYork Sun if (regs->ddr_wrlvl_cntl_3) 19634e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3); 19734e026f9SYork Sun #endif 19834e026f9SYork Sun 19934e026f9SYork Sun ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr); 20034e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1); 20134e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2); 20234e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_3, regs->ddr_sdram_rcw_3); 20334e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_4, regs->ddr_sdram_rcw_4); 20434e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_5, regs->ddr_sdram_rcw_5); 20534e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_6, regs->ddr_sdram_rcw_6); 20634e026f9SYork Sun ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1); 207a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 208a7787b78STang Yuantian if (is_warm_boot()) { 209a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, 210a7787b78STang Yuantian regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT); 211a7787b78STang Yuantian ddr_out32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE); 212a7787b78STang Yuantian ddr_out32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA); 213a7787b78STang Yuantian 214a7787b78STang Yuantian /* DRAM VRef will not be trained */ 215a7787b78STang Yuantian ddr_out32(&ddr->ddr_cdr2, 216a7787b78STang Yuantian regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN); 217a7787b78STang Yuantian } else 218a7787b78STang Yuantian #endif 219a7787b78STang Yuantian { 220a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); 221a7787b78STang Yuantian ddr_out32(&ddr->init_addr, regs->ddr_init_addr); 222a7787b78STang Yuantian ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr); 22334e026f9SYork Sun ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2); 224a7787b78STang Yuantian } 22534e026f9SYork Sun ddr_out32(&ddr->err_disable, regs->err_disable); 22634e026f9SYork Sun ddr_out32(&ddr->err_int_en, regs->err_int_en); 22734e026f9SYork Sun for (i = 0; i < 32; i++) { 22834e026f9SYork Sun if (regs->debug[i]) { 22934e026f9SYork Sun debug("Write to debug_%d as %08x\n", 23034e026f9SYork Sun i+1, regs->debug[i]); 23134e026f9SYork Sun ddr_out32(&ddr->debug[i], regs->debug[i]); 23234e026f9SYork Sun } 23334e026f9SYork Sun } 234dda3b610SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008378 235dda3b610SYork Sun /* Erratum applies when accumulated ECC is used, or DBI is enabled */ 236dda3b610SYork Sun #define IS_ACC_ECC_EN(v) ((v) & 0x4) 237dda3b610SYork Sun #define IS_DBI(v) ((((v) >> 12) & 0x3) == 0x2) 238dda3b610SYork Sun if (IS_ACC_ECC_EN(regs->ddr_sdram_cfg) || 239dda3b610SYork Sun IS_DBI(regs->ddr_sdram_cfg_3)) 240dda3b610SYork Sun ddr_setbits32(ddr->debug[28], 0x9 << 20); 241dda3b610SYork Sun #endif 24234e026f9SYork Sun 243*9f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 244*9f9f0093SYork Sun /* Part 1 of 2 */ 245*9f9f0093SYork Sun /* This erraum only applies to verion 5.2.0 */ 246*9f9f0093SYork Sun if (fsl_ddr_get_version(ctrl_num) == 0x50200) { 247*9f9f0093SYork Sun /* Disable DRAM VRef training */ 248*9f9f0093SYork Sun ddr_out32(&ddr->ddr_cdr2, 249*9f9f0093SYork Sun regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN); 250*9f9f0093SYork Sun /* Disable deskew */ 251*9f9f0093SYork Sun ddr_out32(&ddr->debug[28], 0x400); 252*9f9f0093SYork Sun /* Disable D_INIT */ 253*9f9f0093SYork Sun ddr_out32(&ddr->sdram_cfg_2, 254*9f9f0093SYork Sun regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT); 255*9f9f0093SYork Sun ddr_out32(&ddr->debug[25], 0x9000); 256*9f9f0093SYork Sun } 257*9f9f0093SYork Sun #endif 25834e026f9SYork Sun /* 25934e026f9SYork Sun * For RDIMMs, JEDEC spec requires clocks to be stable before reset is 26034e026f9SYork Sun * deasserted. Clocks start when any chip select is enabled and clock 26134e026f9SYork Sun * control register is set. Because all DDR components are connected to 26234e026f9SYork Sun * one reset signal, this needs to be done in two steps. Step 1 is to 26334e026f9SYork Sun * get the clocks started. Step 2 resumes after reset signal is 26434e026f9SYork Sun * deasserted. 26534e026f9SYork Sun */ 26634e026f9SYork Sun if (step == 1) { 26734e026f9SYork Sun udelay(200); 26834e026f9SYork Sun return; 26934e026f9SYork Sun } 27034e026f9SYork Sun 27134e026f9SYork Sun step2: 27234e026f9SYork Sun /* Set, but do not enable the memory */ 27334e026f9SYork Sun temp_sdram_cfg = regs->ddr_sdram_cfg; 27434e026f9SYork Sun temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN); 27534e026f9SYork Sun ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg); 27634e026f9SYork Sun 27734e026f9SYork Sun /* 27834e026f9SYork Sun * 500 painful micro-seconds must elapse between 27934e026f9SYork Sun * the DDR clock setup and the DDR config enable. 28034e026f9SYork Sun * DDR2 need 200 us, and DDR3 need 500 us from spec, 28134e026f9SYork Sun * we choose the max, that is 500 us for all of case. 28234e026f9SYork Sun */ 28334e026f9SYork Sun udelay(500); 2848340e7acSYork Sun mb(); 2858340e7acSYork Sun isb(); 28634e026f9SYork Sun 287a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 288a7787b78STang Yuantian if (is_warm_boot()) { 289a7787b78STang Yuantian /* enter self-refresh */ 290a7787b78STang Yuantian temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2); 291a7787b78STang Yuantian temp_sdram_cfg |= SDRAM_CFG2_FRC_SR; 292a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg); 293a7787b78STang Yuantian /* do board specific memory setup */ 294a7787b78STang Yuantian board_mem_sleep_setup(); 295a7787b78STang Yuantian 296a7787b78STang Yuantian temp_sdram_cfg = (ddr_in32(&ddr->sdram_cfg) | SDRAM_CFG_BI); 297a7787b78STang Yuantian } else 298a7787b78STang Yuantian #endif 29934e026f9SYork Sun temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI; 300a7787b78STang Yuantian /* Let the controller go */ 30134e026f9SYork Sun ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN); 3028340e7acSYork Sun mb(); 3038340e7acSYork Sun isb(); 30434e026f9SYork Sun 305*9f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 306*9f9f0093SYork Sun /* Part 2 of 2 */ 307*9f9f0093SYork Sun /* This erraum only applies to verion 5.2.0 */ 308*9f9f0093SYork Sun if (fsl_ddr_get_version(ctrl_num) == 0x50200) { 309*9f9f0093SYork Sun /* Wait for idle */ 310*9f9f0093SYork Sun timeout = 200; 311*9f9f0093SYork Sun while (!(ddr_in32(&ddr->debug[1]) & 0x2) && 312*9f9f0093SYork Sun (timeout > 0)) { 313*9f9f0093SYork Sun udelay(100); 314*9f9f0093SYork Sun timeout--; 315*9f9f0093SYork Sun } 316*9f9f0093SYork Sun if (timeout <= 0) { 317*9f9f0093SYork Sun printf("Controler %d timeout, debug_2 = %x\n", 318*9f9f0093SYork Sun ctrl_num, ddr_in32(&ddr->debug[1])); 319*9f9f0093SYork Sun } 320*9f9f0093SYork Sun /* Set VREF */ 321*9f9f0093SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 322*9f9f0093SYork Sun if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN)) 323*9f9f0093SYork Sun continue; 324*9f9f0093SYork Sun 325*9f9f0093SYork Sun mr6 = (regs->ddr_sdram_mode_10 >> 16) | 326*9f9f0093SYork Sun MD_CNTL_MD_EN | 327*9f9f0093SYork Sun MD_CNTL_CS_SEL(i) | 328*9f9f0093SYork Sun MD_CNTL_MD_SEL(6) | 329*9f9f0093SYork Sun 0x00200000; 330*9f9f0093SYork Sun temp32 = mr6 | 0xc0; 331*9f9f0093SYork Sun set_wait_for_bits_clear(&ddr->sdram_md_cntl, 332*9f9f0093SYork Sun temp32, MD_CNTL_MD_EN); 333*9f9f0093SYork Sun udelay(1); 334*9f9f0093SYork Sun debug("MR6 = 0x%08x\n", temp32); 335*9f9f0093SYork Sun temp32 = mr6 | 0xf0; 336*9f9f0093SYork Sun set_wait_for_bits_clear(&ddr->sdram_md_cntl, 337*9f9f0093SYork Sun temp32, MD_CNTL_MD_EN); 338*9f9f0093SYork Sun udelay(1); 339*9f9f0093SYork Sun debug("MR6 = 0x%08x\n", temp32); 340*9f9f0093SYork Sun temp32 = mr6 | 0x70; 341*9f9f0093SYork Sun set_wait_for_bits_clear(&ddr->sdram_md_cntl, 342*9f9f0093SYork Sun temp32, MD_CNTL_MD_EN); 343*9f9f0093SYork Sun udelay(1); 344*9f9f0093SYork Sun debug("MR6 = 0x%08x\n", temp32); 345*9f9f0093SYork Sun } 346*9f9f0093SYork Sun ddr_out32(&ddr->sdram_md_cntl, 0); 347*9f9f0093SYork Sun ddr_out32(&ddr->debug[28], 0); /* Enable deskew */ 348*9f9f0093SYork Sun ddr_out32(&ddr->debug[1], 0x400); /* restart deskew */ 349*9f9f0093SYork Sun /* wait for idle */ 350*9f9f0093SYork Sun timeout = 200; 351*9f9f0093SYork Sun while (!(ddr_in32(&ddr->debug[1]) & 0x2) && 352*9f9f0093SYork Sun (timeout > 0)) { 353*9f9f0093SYork Sun udelay(100); 354*9f9f0093SYork Sun timeout--; 355*9f9f0093SYork Sun } 356*9f9f0093SYork Sun if (timeout <= 0) { 357*9f9f0093SYork Sun printf("Controler %d timeout, debug_2 = %x\n", 358*9f9f0093SYork Sun ctrl_num, ddr_in32(&ddr->debug[1])); 359*9f9f0093SYork Sun } 360*9f9f0093SYork Sun /* Restore D_INIT */ 361*9f9f0093SYork Sun ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); 362*9f9f0093SYork Sun } 363*9f9f0093SYork Sun #endif /* CONFIG_SYS_FSL_ERRATUM_A008511 */ 364*9f9f0093SYork Sun 36534e026f9SYork Sun total_gb_size_per_controller = 0; 36634e026f9SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 36734e026f9SYork Sun if (!(regs->cs[i].config & 0x80000000)) 36834e026f9SYork Sun continue; 36934e026f9SYork Sun total_gb_size_per_controller += 1 << ( 37034e026f9SYork Sun ((regs->cs[i].config >> 14) & 0x3) + 2 + 37134e026f9SYork Sun ((regs->cs[i].config >> 8) & 0x7) + 12 + 37234e026f9SYork Sun ((regs->cs[i].config >> 4) & 0x3) + 0 + 37334e026f9SYork Sun ((regs->cs[i].config >> 0) & 0x7) + 8 + 37434e026f9SYork Sun 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) - 37534e026f9SYork Sun 26); /* minus 26 (count of 64M) */ 37634e026f9SYork Sun } 37734e026f9SYork Sun if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */ 37834e026f9SYork Sun total_gb_size_per_controller *= 3; 37934e026f9SYork Sun else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */ 38034e026f9SYork Sun total_gb_size_per_controller <<= 1; 38134e026f9SYork Sun /* 38234e026f9SYork Sun * total memory / bus width = transactions needed 38334e026f9SYork Sun * transactions needed / data rate = seconds 38434e026f9SYork Sun * to add plenty of buffer, double the time 38534e026f9SYork Sun * For example, 2GB on 666MT/s 64-bit bus takes about 402ms 38634e026f9SYork Sun * Let's wait for 800ms 38734e026f9SYork Sun */ 388f80d6472SYork Sun bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK) 38934e026f9SYork Sun >> SDRAM_CFG_DBW_SHIFT); 39034e026f9SYork Sun timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 / 39103e664d8SYork Sun (get_ddr_freq(ctrl_num) >> 20)) << 2; 39234e026f9SYork Sun total_gb_size_per_controller >>= 4; /* shift down to gb size */ 39334e026f9SYork Sun debug("total %d GB\n", total_gb_size_per_controller); 39434e026f9SYork Sun debug("Need to wait up to %d * 10ms\n", timeout); 39534e026f9SYork Sun 39634e026f9SYork Sun /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */ 39734e026f9SYork Sun while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) && 39834e026f9SYork Sun (timeout >= 0)) { 39934e026f9SYork Sun udelay(10000); /* throttle polling rate */ 40034e026f9SYork Sun timeout--; 40134e026f9SYork Sun } 40234e026f9SYork Sun 40334e026f9SYork Sun if (timeout <= 0) 40434e026f9SYork Sun printf("Waiting for D_INIT timeout. Memory may not work.\n"); 405a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 406a7787b78STang Yuantian if (is_warm_boot()) { 407a7787b78STang Yuantian /* exit self-refresh */ 408a7787b78STang Yuantian temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2); 409a7787b78STang Yuantian temp_sdram_cfg &= ~SDRAM_CFG2_FRC_SR; 410a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg); 411a7787b78STang Yuantian } 412a7787b78STang Yuantian #endif 4134516ff81SYork Sun 4144516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 4154516ff81SYork Sun #define BIST_PATTERN1 0xFFFFFFFF 4164516ff81SYork Sun #define BIST_PATTERN2 0x0 4174516ff81SYork Sun #define BIST_CR 0x80010000 4184516ff81SYork Sun #define BIST_CR_EN 0x80000000 4194516ff81SYork Sun #define BIST_CR_STAT 0x00000001 4204516ff81SYork Sun #define CTLR_INTLV_MASK 0x20000000 4214516ff81SYork Sun /* Perform build-in test on memory. Three-way interleaving is not yet 4224516ff81SYork Sun * supported by this code. */ 4234516ff81SYork Sun if (getenv_f("ddr_bist", buffer, CONFIG_SYS_CBSIZE) >= 0) { 4244516ff81SYork Sun puts("Running BIST test. This will take a while..."); 4254516ff81SYork Sun cs0_config = ddr_in32(&ddr->cs0_config); 4264516ff81SYork Sun if (cs0_config & CTLR_INTLV_MASK) { 4274516ff81SYork Sun cs0_bnds = ddr_in32(&cs0_bnds); 4284516ff81SYork Sun cs1_bnds = ddr_in32(&cs1_bnds); 4294516ff81SYork Sun cs2_bnds = ddr_in32(&cs2_bnds); 4304516ff81SYork Sun cs3_bnds = ddr_in32(&cs3_bnds); 4314516ff81SYork Sun /* set bnds to non-interleaving */ 4324516ff81SYork Sun ddr_out32(&cs0_bnds, (cs0_bnds & 0xfffefffe) >> 1); 4334516ff81SYork Sun ddr_out32(&cs1_bnds, (cs1_bnds & 0xfffefffe) >> 1); 4344516ff81SYork Sun ddr_out32(&cs2_bnds, (cs2_bnds & 0xfffefffe) >> 1); 4354516ff81SYork Sun ddr_out32(&cs3_bnds, (cs3_bnds & 0xfffefffe) >> 1); 4364516ff81SYork Sun } 4374516ff81SYork Sun ddr_out32(&ddr->mtp1, BIST_PATTERN1); 4384516ff81SYork Sun ddr_out32(&ddr->mtp2, BIST_PATTERN1); 4394516ff81SYork Sun ddr_out32(&ddr->mtp3, BIST_PATTERN2); 4404516ff81SYork Sun ddr_out32(&ddr->mtp4, BIST_PATTERN2); 4414516ff81SYork Sun ddr_out32(&ddr->mtp5, BIST_PATTERN1); 4424516ff81SYork Sun ddr_out32(&ddr->mtp6, BIST_PATTERN1); 4434516ff81SYork Sun ddr_out32(&ddr->mtp7, BIST_PATTERN2); 4444516ff81SYork Sun ddr_out32(&ddr->mtp8, BIST_PATTERN2); 4454516ff81SYork Sun ddr_out32(&ddr->mtp9, BIST_PATTERN1); 4464516ff81SYork Sun ddr_out32(&ddr->mtp10, BIST_PATTERN2); 4474516ff81SYork Sun mtcr = BIST_CR; 4484516ff81SYork Sun ddr_out32(&ddr->mtcr, mtcr); 4494516ff81SYork Sun timeout = 100; 4504516ff81SYork Sun while (timeout > 0 && (mtcr & BIST_CR_EN)) { 4514516ff81SYork Sun mdelay(1000); 4524516ff81SYork Sun timeout--; 4534516ff81SYork Sun mtcr = ddr_in32(&ddr->mtcr); 4544516ff81SYork Sun } 4554516ff81SYork Sun if (timeout <= 0) 4564516ff81SYork Sun puts("Timeout\n"); 4574516ff81SYork Sun else 4584516ff81SYork Sun puts("Done\n"); 4594516ff81SYork Sun err_detect = ddr_in32(&ddr->err_detect); 4604516ff81SYork Sun err_sbe = ddr_in32(&ddr->err_sbe); 4614516ff81SYork Sun if (mtcr & BIST_CR_STAT) { 4624516ff81SYork Sun printf("BIST test failed on controller %d.\n", 4634516ff81SYork Sun ctrl_num); 4644516ff81SYork Sun } 4654516ff81SYork Sun if (err_detect || (err_sbe & 0xffff)) { 4664516ff81SYork Sun printf("ECC error detected on controller %d.\n", 4674516ff81SYork Sun ctrl_num); 4684516ff81SYork Sun } 4694516ff81SYork Sun 4704516ff81SYork Sun if (cs0_config & CTLR_INTLV_MASK) { 4714516ff81SYork Sun /* restore bnds registers */ 4724516ff81SYork Sun ddr_out32(&cs0_bnds, cs0_bnds); 4734516ff81SYork Sun ddr_out32(&cs1_bnds, cs1_bnds); 4744516ff81SYork Sun ddr_out32(&cs2_bnds, cs2_bnds); 4754516ff81SYork Sun ddr_out32(&cs3_bnds, cs3_bnds); 4764516ff81SYork Sun } 4774516ff81SYork Sun } 4784516ff81SYork Sun #endif 47934e026f9SYork Sun } 480