xref: /openbmc/u-boot/drivers/ddr/fsl/fsl_ddr_gen4.c (revision 7cc079989d4e99968f0efb08eff1cd342ce26ac3)
134e026f9SYork Sun /*
29f9f0093SYork Sun  * Copyright 2014-2015 Freescale Semiconductor, Inc.
334e026f9SYork Sun  *
434e026f9SYork Sun  * SPDX-License-Identifier:	GPL-2.0+
534e026f9SYork Sun  */
634e026f9SYork Sun 
734e026f9SYork Sun #include <common.h>
834e026f9SYork Sun #include <asm/io.h>
934e026f9SYork Sun #include <fsl_ddr_sdram.h>
1034e026f9SYork Sun #include <asm/processor.h>
118340e7acSYork Sun #include <fsl_immap.h>
1234e026f9SYork Sun #include <fsl_ddr.h>
1334e026f9SYork Sun 
149f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
159f9f0093SYork Sun static void set_wait_for_bits_clear(void *ptr, u32 value, u32 bits)
169f9f0093SYork Sun {
179f9f0093SYork Sun 	int timeout = 1000;
189f9f0093SYork Sun 
199f9f0093SYork Sun 	ddr_out32(ptr, value);
209f9f0093SYork Sun 
219f9f0093SYork Sun 	while (ddr_in32(ptr) & bits) {
229f9f0093SYork Sun 		udelay(100);
239f9f0093SYork Sun 		timeout--;
249f9f0093SYork Sun 	}
259f9f0093SYork Sun 	if (timeout <= 0)
269f9f0093SYork Sun 		puts("Error: A007865 wait for clear timeout.\n");
279f9f0093SYork Sun }
289f9f0093SYork Sun #endif /* CONFIG_SYS_FSL_ERRATUM_A008511 */
299f9f0093SYork Sun 
3034e026f9SYork Sun #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
3134e026f9SYork Sun #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
3234e026f9SYork Sun #endif
3334e026f9SYork Sun 
3434e026f9SYork Sun /*
3534e026f9SYork Sun  * regs has the to-be-set values for DDR controller registers
3634e026f9SYork Sun  * ctrl_num is the DDR controller number
3734e026f9SYork Sun  * step: 0 goes through the initialization in one pass
3834e026f9SYork Sun  *       1 sets registers and returns before enabling controller
3934e026f9SYork Sun  *       2 resumes from step 1 and continues to initialize
4034e026f9SYork Sun  * Dividing the initialization to two steps to deassert DDR reset signal
4134e026f9SYork Sun  * to comply with JEDEC specs for RDIMMs.
4234e026f9SYork Sun  */
4334e026f9SYork Sun void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
4434e026f9SYork Sun 			     unsigned int ctrl_num, int step)
4534e026f9SYork Sun {
4634e026f9SYork Sun 	unsigned int i, bus_width;
4734e026f9SYork Sun 	struct ccsr_ddr __iomem *ddr;
4834e026f9SYork Sun 	u32 temp_sdram_cfg;
4934e026f9SYork Sun 	u32 total_gb_size_per_controller;
5034e026f9SYork Sun 	int timeout;
5149fd1f3fSYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \
5249fd1f3fSYork Sun 	defined(CONFIG_SYS_FSL_ERRATUM_A008514)
539955b4abSYork Sun 	u32 *eddrtqcr1;
549955b4abSYork Sun #endif
559f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
569f9f0093SYork Sun 	u32 temp32, mr6;
57*7cc07998SYork Sun 	u32 vref_seq1[3] = {0x80, 0x96, 0x16};	/* for range 1 */
58*7cc07998SYork Sun 	u32 vref_seq2[3] = {0xc0, 0xf0, 0x70};	/* for range 2 */
59*7cc07998SYork Sun 	u32 *vref_seq = vref_seq1;
609f9f0093SYork Sun #endif
614516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST
624516ff81SYork Sun 	u32 mtcr, err_detect, err_sbe;
634516ff81SYork Sun 	u32 cs0_bnds, cs1_bnds, cs2_bnds, cs3_bnds, cs0_config;
644516ff81SYork Sun #endif
654516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST
664516ff81SYork Sun 	char buffer[CONFIG_SYS_CBSIZE];
674516ff81SYork Sun #endif
6834e026f9SYork Sun 
6934e026f9SYork Sun 	switch (ctrl_num) {
7034e026f9SYork Sun 	case 0:
7134e026f9SYork Sun 		ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
7249fd1f3fSYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \
7349fd1f3fSYork Sun 	defined(CONFIG_SYS_FSL_ERRATUM_A008514)
749955b4abSYork Sun 		eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR_ADDR + 0x800;
759955b4abSYork Sun #endif
7634e026f9SYork Sun 		break;
7734e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
7834e026f9SYork Sun 	case 1:
7934e026f9SYork Sun 		ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
8049fd1f3fSYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \
8149fd1f3fSYork Sun 	defined(CONFIG_SYS_FSL_ERRATUM_A008514)
829955b4abSYork Sun 		eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR2_ADDR + 0x800;
839955b4abSYork Sun #endif
8434e026f9SYork Sun 		break;
8534e026f9SYork Sun #endif
8634e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
8734e026f9SYork Sun 	case 2:
8834e026f9SYork Sun 		ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
8949fd1f3fSYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \
9049fd1f3fSYork Sun 	defined(CONFIG_SYS_FSL_ERRATUM_A008514)
919955b4abSYork Sun 		eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR3_ADDR + 0x800;
929955b4abSYork Sun #endif
9334e026f9SYork Sun 		break;
9434e026f9SYork Sun #endif
9534e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
9634e026f9SYork Sun 	case 3:
9734e026f9SYork Sun 		ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
9849fd1f3fSYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \
9949fd1f3fSYork Sun 	defined(CONFIG_SYS_FSL_ERRATUM_A008514)
1009955b4abSYork Sun 		eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR4_ADDR + 0x800;
1019955b4abSYork Sun #endif
10234e026f9SYork Sun 		break;
10334e026f9SYork Sun #endif
10434e026f9SYork Sun 	default:
10534e026f9SYork Sun 		printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
10634e026f9SYork Sun 		return;
10734e026f9SYork Sun 	}
10834e026f9SYork Sun 
10934e026f9SYork Sun 	if (step == 2)
11034e026f9SYork Sun 		goto step2;
11134e026f9SYork Sun 
1129955b4abSYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008336
11306b53010SPrabhakar Kushwaha #if defined(CONFIG_LS2080A) || defined(CONFIG_LS2085A)
1149955b4abSYork Sun 	/* A008336 only applies to general DDR controllers */
1159955b4abSYork Sun 	if ((ctrl_num == 0) || (ctrl_num == 1))
1169955b4abSYork Sun #endif
1179955b4abSYork Sun 		ddr_out32(eddrtqcr1, 0x63b30002);
1189955b4abSYork Sun #endif
11949fd1f3fSYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008514
12006b53010SPrabhakar Kushwaha #if defined(CONFIG_LS2080A) || defined(CONFIG_LS2085A)
12149fd1f3fSYork Sun 	/* A008514 only applies to DP-DDR controler */
12249fd1f3fSYork Sun 	if (ctrl_num == 2)
12349fd1f3fSYork Sun #endif
12449fd1f3fSYork Sun 		ddr_out32(eddrtqcr1, 0x63b20002);
12549fd1f3fSYork Sun #endif
12634e026f9SYork Sun 	if (regs->ddr_eor)
12734e026f9SYork Sun 		ddr_out32(&ddr->eor, regs->ddr_eor);
12834e026f9SYork Sun 
12934e026f9SYork Sun 	ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
13034e026f9SYork Sun 
13134e026f9SYork Sun 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
13234e026f9SYork Sun 		if (i == 0) {
13334e026f9SYork Sun 			ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds);
13434e026f9SYork Sun 			ddr_out32(&ddr->cs0_config, regs->cs[i].config);
13534e026f9SYork Sun 			ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2);
13634e026f9SYork Sun 
13734e026f9SYork Sun 		} else if (i == 1) {
13834e026f9SYork Sun 			ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds);
13934e026f9SYork Sun 			ddr_out32(&ddr->cs1_config, regs->cs[i].config);
14034e026f9SYork Sun 			ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2);
14134e026f9SYork Sun 
14234e026f9SYork Sun 		} else if (i == 2) {
14334e026f9SYork Sun 			ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds);
14434e026f9SYork Sun 			ddr_out32(&ddr->cs2_config, regs->cs[i].config);
14534e026f9SYork Sun 			ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2);
14634e026f9SYork Sun 
14734e026f9SYork Sun 		} else if (i == 3) {
14834e026f9SYork Sun 			ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds);
14934e026f9SYork Sun 			ddr_out32(&ddr->cs3_config, regs->cs[i].config);
15034e026f9SYork Sun 			ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2);
15134e026f9SYork Sun 		}
15234e026f9SYork Sun 	}
15334e026f9SYork Sun 
15434e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3);
15534e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0);
15634e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1);
15734e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2);
15834e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4);
15934e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5);
16034e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg_6);
16134e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg_7);
16234e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg_8);
16334e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg_9);
16434e026f9SYork Sun 	ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
16534e026f9SYork Sun 	ddr_out32(&ddr->dq_map_0, regs->dq_map_0);
16634e026f9SYork Sun 	ddr_out32(&ddr->dq_map_1, regs->dq_map_1);
16734e026f9SYork Sun 	ddr_out32(&ddr->dq_map_2, regs->dq_map_2);
16834e026f9SYork Sun 	ddr_out32(&ddr->dq_map_3, regs->dq_map_3);
16934e026f9SYork Sun 	ddr_out32(&ddr->sdram_cfg_3, regs->ddr_sdram_cfg_3);
17034e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode);
17134e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
17234e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
17334e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
17434e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
17534e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
17634e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
17734e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
17834e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_9, regs->ddr_sdram_mode_9);
17934e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_10, regs->ddr_sdram_mode_10);
18034e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_11, regs->ddr_sdram_mode_11);
18134e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_12, regs->ddr_sdram_mode_12);
18234e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_13, regs->ddr_sdram_mode_13);
18334e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_14, regs->ddr_sdram_mode_14);
18434e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_15, regs->ddr_sdram_mode_15);
18534e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_16, regs->ddr_sdram_mode_16);
18634e026f9SYork Sun 	ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
18734e026f9SYork Sun 	ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval);
18834e026f9SYork Sun 	ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init);
18934e026f9SYork Sun 	ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
19034e026f9SYork Sun #ifndef CONFIG_SYS_FSL_DDR_EMU
19134e026f9SYork Sun 	/*
19234e026f9SYork Sun 	 * Skip these two registers if running on emulator
19334e026f9SYork Sun 	 * because emulator doesn't have skew between bytes.
19434e026f9SYork Sun 	 */
19534e026f9SYork Sun 
19634e026f9SYork Sun 	if (regs->ddr_wrlvl_cntl_2)
19734e026f9SYork Sun 		ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
19834e026f9SYork Sun 	if (regs->ddr_wrlvl_cntl_3)
19934e026f9SYork Sun 		ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
20034e026f9SYork Sun #endif
20134e026f9SYork Sun 
20234e026f9SYork Sun 	ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
20334e026f9SYork Sun 	ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
20434e026f9SYork Sun 	ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
20534e026f9SYork Sun 	ddr_out32(&ddr->ddr_sdram_rcw_3, regs->ddr_sdram_rcw_3);
20634e026f9SYork Sun 	ddr_out32(&ddr->ddr_sdram_rcw_4, regs->ddr_sdram_rcw_4);
20734e026f9SYork Sun 	ddr_out32(&ddr->ddr_sdram_rcw_5, regs->ddr_sdram_rcw_5);
20834e026f9SYork Sun 	ddr_out32(&ddr->ddr_sdram_rcw_6, regs->ddr_sdram_rcw_6);
20934e026f9SYork Sun 	ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1);
210a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP
211a7787b78STang Yuantian 	if (is_warm_boot()) {
212a7787b78STang Yuantian 		ddr_out32(&ddr->sdram_cfg_2,
213a7787b78STang Yuantian 			  regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
214a7787b78STang Yuantian 		ddr_out32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE);
215a7787b78STang Yuantian 		ddr_out32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA);
216a7787b78STang Yuantian 
217a7787b78STang Yuantian 		/* DRAM VRef will not be trained */
218a7787b78STang Yuantian 		ddr_out32(&ddr->ddr_cdr2,
219a7787b78STang Yuantian 			  regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
220a7787b78STang Yuantian 	} else
221a7787b78STang Yuantian #endif
222a7787b78STang Yuantian 	{
223a7787b78STang Yuantian 		ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
224a7787b78STang Yuantian 		ddr_out32(&ddr->init_addr, regs->ddr_init_addr);
225a7787b78STang Yuantian 		ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
22634e026f9SYork Sun 		ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2);
227a7787b78STang Yuantian 	}
22834e026f9SYork Sun 	ddr_out32(&ddr->err_disable, regs->err_disable);
22934e026f9SYork Sun 	ddr_out32(&ddr->err_int_en, regs->err_int_en);
23034e026f9SYork Sun 	for (i = 0; i < 32; i++) {
23134e026f9SYork Sun 		if (regs->debug[i]) {
23234e026f9SYork Sun 			debug("Write to debug_%d as %08x\n",
23334e026f9SYork Sun 			      i+1, regs->debug[i]);
23434e026f9SYork Sun 			ddr_out32(&ddr->debug[i], regs->debug[i]);
23534e026f9SYork Sun 		}
23634e026f9SYork Sun 	}
237dda3b610SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008378
238dda3b610SYork Sun 	/* Erratum applies when accumulated ECC is used, or DBI is enabled */
239dda3b610SYork Sun #define IS_ACC_ECC_EN(v) ((v) & 0x4)
240dda3b610SYork Sun #define IS_DBI(v) ((((v) >> 12) & 0x3) == 0x2)
241dda3b610SYork Sun 	if (IS_ACC_ECC_EN(regs->ddr_sdram_cfg) ||
242dda3b610SYork Sun 	    IS_DBI(regs->ddr_sdram_cfg_3))
243dda3b610SYork Sun 		ddr_setbits32(ddr->debug[28], 0x9 << 20);
244dda3b610SYork Sun #endif
24534e026f9SYork Sun 
2469f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
2479f9f0093SYork Sun 	/* Part 1 of 2 */
2489f9f0093SYork Sun 	/* This erraum only applies to verion 5.2.0 */
2499f9f0093SYork Sun 	if (fsl_ddr_get_version(ctrl_num) == 0x50200) {
2509f9f0093SYork Sun 		/* Disable DRAM VRef training */
2519f9f0093SYork Sun 		ddr_out32(&ddr->ddr_cdr2,
2529f9f0093SYork Sun 			  regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
2539f9f0093SYork Sun 		/* Disable deskew */
2549f9f0093SYork Sun 		ddr_out32(&ddr->debug[28], 0x400);
2559f9f0093SYork Sun 		/* Disable D_INIT */
2569f9f0093SYork Sun 		ddr_out32(&ddr->sdram_cfg_2,
2579f9f0093SYork Sun 			  regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
2589f9f0093SYork Sun 		ddr_out32(&ddr->debug[25], 0x9000);
2599f9f0093SYork Sun 	}
2609f9f0093SYork Sun #endif
26134e026f9SYork Sun 	/*
26234e026f9SYork Sun 	 * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
26334e026f9SYork Sun 	 * deasserted. Clocks start when any chip select is enabled and clock
26434e026f9SYork Sun 	 * control register is set. Because all DDR components are connected to
26534e026f9SYork Sun 	 * one reset signal, this needs to be done in two steps. Step 1 is to
26634e026f9SYork Sun 	 * get the clocks started. Step 2 resumes after reset signal is
26734e026f9SYork Sun 	 * deasserted.
26834e026f9SYork Sun 	 */
26934e026f9SYork Sun 	if (step == 1) {
27034e026f9SYork Sun 		udelay(200);
27134e026f9SYork Sun 		return;
27234e026f9SYork Sun 	}
27334e026f9SYork Sun 
27434e026f9SYork Sun step2:
27534e026f9SYork Sun 	/* Set, but do not enable the memory */
27634e026f9SYork Sun 	temp_sdram_cfg = regs->ddr_sdram_cfg;
27734e026f9SYork Sun 	temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
27834e026f9SYork Sun 	ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg);
27934e026f9SYork Sun 
28034e026f9SYork Sun 	/*
28134e026f9SYork Sun 	 * 500 painful micro-seconds must elapse between
28234e026f9SYork Sun 	 * the DDR clock setup and the DDR config enable.
28334e026f9SYork Sun 	 * DDR2 need 200 us, and DDR3 need 500 us from spec,
28434e026f9SYork Sun 	 * we choose the max, that is 500 us for all of case.
28534e026f9SYork Sun 	 */
28634e026f9SYork Sun 	udelay(500);
2878340e7acSYork Sun 	mb();
2888340e7acSYork Sun 	isb();
28934e026f9SYork Sun 
290a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP
291a7787b78STang Yuantian 	if (is_warm_boot()) {
292a7787b78STang Yuantian 		/* enter self-refresh */
293a7787b78STang Yuantian 		temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2);
294a7787b78STang Yuantian 		temp_sdram_cfg |= SDRAM_CFG2_FRC_SR;
295a7787b78STang Yuantian 		ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg);
296a7787b78STang Yuantian 		/* do board specific memory setup */
297a7787b78STang Yuantian 		board_mem_sleep_setup();
298a7787b78STang Yuantian 
299a7787b78STang Yuantian 		temp_sdram_cfg = (ddr_in32(&ddr->sdram_cfg) | SDRAM_CFG_BI);
300a7787b78STang Yuantian 	} else
301a7787b78STang Yuantian #endif
30234e026f9SYork Sun 		temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI;
303a7787b78STang Yuantian 	/* Let the controller go */
30434e026f9SYork Sun 	ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
3058340e7acSYork Sun 	mb();
3068340e7acSYork Sun 	isb();
30734e026f9SYork Sun 
3089f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
3099f9f0093SYork Sun 	/* Part 2 of 2 */
3109f9f0093SYork Sun 	/* This erraum only applies to verion 5.2.0 */
3119f9f0093SYork Sun 	if (fsl_ddr_get_version(ctrl_num) == 0x50200) {
3129f9f0093SYork Sun 		/* Wait for idle */
313*7cc07998SYork Sun 		timeout = 40;
3149f9f0093SYork Sun 		while (!(ddr_in32(&ddr->debug[1]) & 0x2) &&
3159f9f0093SYork Sun 		       (timeout > 0)) {
316*7cc07998SYork Sun 			udelay(1000);
3179f9f0093SYork Sun 			timeout--;
3189f9f0093SYork Sun 		}
3199f9f0093SYork Sun 		if (timeout <= 0) {
3209f9f0093SYork Sun 			printf("Controler %d timeout, debug_2 = %x\n",
3219f9f0093SYork Sun 			       ctrl_num, ddr_in32(&ddr->debug[1]));
3229f9f0093SYork Sun 		}
323*7cc07998SYork Sun 
324*7cc07998SYork Sun 		/* The vref setting sequence is different for range 2 */
325*7cc07998SYork Sun 		if (regs->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2)
326*7cc07998SYork Sun 			vref_seq = vref_seq2;
327*7cc07998SYork Sun 
3289f9f0093SYork Sun 		/* Set VREF */
3299f9f0093SYork Sun 		for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
3309f9f0093SYork Sun 			if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN))
3319f9f0093SYork Sun 				continue;
3329f9f0093SYork Sun 
3339f9f0093SYork Sun 			mr6 = (regs->ddr_sdram_mode_10 >> 16)		|
3349f9f0093SYork Sun 				 MD_CNTL_MD_EN				|
3359f9f0093SYork Sun 				 MD_CNTL_CS_SEL(i)			|
3369f9f0093SYork Sun 				 MD_CNTL_MD_SEL(6)			|
3379f9f0093SYork Sun 				 0x00200000;
338*7cc07998SYork Sun 			temp32 = mr6 | vref_seq[0];
3399f9f0093SYork Sun 			set_wait_for_bits_clear(&ddr->sdram_md_cntl,
3409f9f0093SYork Sun 						temp32, MD_CNTL_MD_EN);
3419f9f0093SYork Sun 			udelay(1);
3429f9f0093SYork Sun 			debug("MR6 = 0x%08x\n", temp32);
343*7cc07998SYork Sun 			temp32 = mr6 | vref_seq[1];
3449f9f0093SYork Sun 			set_wait_for_bits_clear(&ddr->sdram_md_cntl,
3459f9f0093SYork Sun 						temp32, MD_CNTL_MD_EN);
3469f9f0093SYork Sun 			udelay(1);
3479f9f0093SYork Sun 			debug("MR6 = 0x%08x\n", temp32);
348*7cc07998SYork Sun 			temp32 = mr6 | vref_seq[2];
3499f9f0093SYork Sun 			set_wait_for_bits_clear(&ddr->sdram_md_cntl,
3509f9f0093SYork Sun 						temp32, MD_CNTL_MD_EN);
3519f9f0093SYork Sun 			udelay(1);
3529f9f0093SYork Sun 			debug("MR6 = 0x%08x\n", temp32);
3539f9f0093SYork Sun 		}
3549f9f0093SYork Sun 		ddr_out32(&ddr->sdram_md_cntl, 0);
3559f9f0093SYork Sun 		ddr_out32(&ddr->debug[28], 0);		/* Enable deskew */
3569f9f0093SYork Sun 		ddr_out32(&ddr->debug[1], 0x400);	/* restart deskew */
3579f9f0093SYork Sun 		/* wait for idle */
358*7cc07998SYork Sun 		timeout = 40;
3599f9f0093SYork Sun 		while (!(ddr_in32(&ddr->debug[1]) & 0x2) &&
3609f9f0093SYork Sun 		       (timeout > 0)) {
361*7cc07998SYork Sun 			udelay(1000);
3629f9f0093SYork Sun 			timeout--;
3639f9f0093SYork Sun 		}
3649f9f0093SYork Sun 		if (timeout <= 0) {
3659f9f0093SYork Sun 			printf("Controler %d timeout, debug_2 = %x\n",
3669f9f0093SYork Sun 			       ctrl_num, ddr_in32(&ddr->debug[1]));
3679f9f0093SYork Sun 		}
3689f9f0093SYork Sun 		/* Restore D_INIT */
3699f9f0093SYork Sun 		ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
3709f9f0093SYork Sun 	}
3719f9f0093SYork Sun #endif /* CONFIG_SYS_FSL_ERRATUM_A008511 */
3729f9f0093SYork Sun 
37334e026f9SYork Sun 	total_gb_size_per_controller = 0;
37434e026f9SYork Sun 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
37534e026f9SYork Sun 		if (!(regs->cs[i].config & 0x80000000))
37634e026f9SYork Sun 			continue;
37734e026f9SYork Sun 		total_gb_size_per_controller += 1 << (
37834e026f9SYork Sun 			((regs->cs[i].config >> 14) & 0x3) + 2 +
37934e026f9SYork Sun 			((regs->cs[i].config >> 8) & 0x7) + 12 +
38034e026f9SYork Sun 			((regs->cs[i].config >> 4) & 0x3) + 0 +
38134e026f9SYork Sun 			((regs->cs[i].config >> 0) & 0x7) + 8 +
38234e026f9SYork Sun 			3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
38334e026f9SYork Sun 			26);			/* minus 26 (count of 64M) */
38434e026f9SYork Sun 	}
38534e026f9SYork Sun 	if (fsl_ddr_get_intl3r() & 0x80000000)	/* 3-way interleaving */
38634e026f9SYork Sun 		total_gb_size_per_controller *= 3;
38734e026f9SYork Sun 	else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */
38834e026f9SYork Sun 		total_gb_size_per_controller <<= 1;
38934e026f9SYork Sun 	/*
39034e026f9SYork Sun 	 * total memory / bus width = transactions needed
39134e026f9SYork Sun 	 * transactions needed / data rate = seconds
39234e026f9SYork Sun 	 * to add plenty of buffer, double the time
39334e026f9SYork Sun 	 * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
39434e026f9SYork Sun 	 * Let's wait for 800ms
39534e026f9SYork Sun 	 */
396f80d6472SYork Sun 	bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK)
39734e026f9SYork Sun 			>> SDRAM_CFG_DBW_SHIFT);
39834e026f9SYork Sun 	timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
39903e664d8SYork Sun 		(get_ddr_freq(ctrl_num) >> 20)) << 2;
40034e026f9SYork Sun 	total_gb_size_per_controller >>= 4;	/* shift down to gb size */
40134e026f9SYork Sun 	debug("total %d GB\n", total_gb_size_per_controller);
40234e026f9SYork Sun 	debug("Need to wait up to %d * 10ms\n", timeout);
40334e026f9SYork Sun 
40434e026f9SYork Sun 	/* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done.  */
40534e026f9SYork Sun 	while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
40634e026f9SYork Sun 		(timeout >= 0)) {
40734e026f9SYork Sun 		udelay(10000);		/* throttle polling rate */
40834e026f9SYork Sun 		timeout--;
40934e026f9SYork Sun 	}
41034e026f9SYork Sun 
41134e026f9SYork Sun 	if (timeout <= 0)
41234e026f9SYork Sun 		printf("Waiting for D_INIT timeout. Memory may not work.\n");
413a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP
414a7787b78STang Yuantian 	if (is_warm_boot()) {
415a7787b78STang Yuantian 		/* exit self-refresh */
416a7787b78STang Yuantian 		temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2);
417a7787b78STang Yuantian 		temp_sdram_cfg &= ~SDRAM_CFG2_FRC_SR;
418a7787b78STang Yuantian 		ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg);
419a7787b78STang Yuantian 	}
420a7787b78STang Yuantian #endif
4214516ff81SYork Sun 
4224516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST
4234516ff81SYork Sun #define BIST_PATTERN1	0xFFFFFFFF
4244516ff81SYork Sun #define BIST_PATTERN2	0x0
4254516ff81SYork Sun #define BIST_CR		0x80010000
4264516ff81SYork Sun #define BIST_CR_EN	0x80000000
4274516ff81SYork Sun #define BIST_CR_STAT	0x00000001
4284516ff81SYork Sun #define CTLR_INTLV_MASK	0x20000000
4294516ff81SYork Sun 	/* Perform build-in test on memory. Three-way interleaving is not yet
4304516ff81SYork Sun 	 * supported by this code. */
4314516ff81SYork Sun 	if (getenv_f("ddr_bist", buffer, CONFIG_SYS_CBSIZE) >= 0) {
4324516ff81SYork Sun 		puts("Running BIST test. This will take a while...");
4334516ff81SYork Sun 		cs0_config = ddr_in32(&ddr->cs0_config);
434da305b9fSYork Sun 		cs0_bnds = ddr_in32(&ddr->cs0_bnds);
435da305b9fSYork Sun 		cs1_bnds = ddr_in32(&ddr->cs1_bnds);
436da305b9fSYork Sun 		cs2_bnds = ddr_in32(&ddr->cs2_bnds);
437da305b9fSYork Sun 		cs3_bnds = ddr_in32(&ddr->cs3_bnds);
4384516ff81SYork Sun 		if (cs0_config & CTLR_INTLV_MASK) {
4394516ff81SYork Sun 			/* set bnds to non-interleaving */
440da305b9fSYork Sun 			ddr_out32(&ddr->cs0_bnds, (cs0_bnds & 0xfffefffe) >> 1);
441da305b9fSYork Sun 			ddr_out32(&ddr->cs1_bnds, (cs1_bnds & 0xfffefffe) >> 1);
442da305b9fSYork Sun 			ddr_out32(&ddr->cs2_bnds, (cs2_bnds & 0xfffefffe) >> 1);
443da305b9fSYork Sun 			ddr_out32(&ddr->cs3_bnds, (cs3_bnds & 0xfffefffe) >> 1);
4444516ff81SYork Sun 		}
4454516ff81SYork Sun 		ddr_out32(&ddr->mtp1, BIST_PATTERN1);
4464516ff81SYork Sun 		ddr_out32(&ddr->mtp2, BIST_PATTERN1);
4474516ff81SYork Sun 		ddr_out32(&ddr->mtp3, BIST_PATTERN2);
4484516ff81SYork Sun 		ddr_out32(&ddr->mtp4, BIST_PATTERN2);
4494516ff81SYork Sun 		ddr_out32(&ddr->mtp5, BIST_PATTERN1);
4504516ff81SYork Sun 		ddr_out32(&ddr->mtp6, BIST_PATTERN1);
4514516ff81SYork Sun 		ddr_out32(&ddr->mtp7, BIST_PATTERN2);
4524516ff81SYork Sun 		ddr_out32(&ddr->mtp8, BIST_PATTERN2);
4534516ff81SYork Sun 		ddr_out32(&ddr->mtp9, BIST_PATTERN1);
4544516ff81SYork Sun 		ddr_out32(&ddr->mtp10, BIST_PATTERN2);
4554516ff81SYork Sun 		mtcr = BIST_CR;
4564516ff81SYork Sun 		ddr_out32(&ddr->mtcr, mtcr);
4574516ff81SYork Sun 		timeout = 100;
4584516ff81SYork Sun 		while (timeout > 0 && (mtcr & BIST_CR_EN)) {
4594516ff81SYork Sun 			mdelay(1000);
4604516ff81SYork Sun 			timeout--;
4614516ff81SYork Sun 			mtcr = ddr_in32(&ddr->mtcr);
4624516ff81SYork Sun 		}
4634516ff81SYork Sun 		if (timeout <= 0)
4644516ff81SYork Sun 			puts("Timeout\n");
4654516ff81SYork Sun 		else
4664516ff81SYork Sun 			puts("Done\n");
4674516ff81SYork Sun 		err_detect = ddr_in32(&ddr->err_detect);
4684516ff81SYork Sun 		err_sbe = ddr_in32(&ddr->err_sbe);
4694516ff81SYork Sun 		if (mtcr & BIST_CR_STAT) {
4704516ff81SYork Sun 			printf("BIST test failed on controller %d.\n",
4714516ff81SYork Sun 			       ctrl_num);
4724516ff81SYork Sun 		}
4734516ff81SYork Sun 		if (err_detect || (err_sbe & 0xffff)) {
4744516ff81SYork Sun 			printf("ECC error detected on controller %d.\n",
4754516ff81SYork Sun 			       ctrl_num);
4764516ff81SYork Sun 		}
4774516ff81SYork Sun 
4784516ff81SYork Sun 		if (cs0_config & CTLR_INTLV_MASK) {
4794516ff81SYork Sun 			/* restore bnds registers */
480da305b9fSYork Sun 			ddr_out32(&ddr->cs0_bnds, cs0_bnds);
481da305b9fSYork Sun 			ddr_out32(&ddr->cs1_bnds, cs1_bnds);
482da305b9fSYork Sun 			ddr_out32(&ddr->cs2_bnds, cs2_bnds);
483da305b9fSYork Sun 			ddr_out32(&ddr->cs3_bnds, cs3_bnds);
4844516ff81SYork Sun 		}
4854516ff81SYork Sun 	}
4864516ff81SYork Sun #endif
48734e026f9SYork Sun }
488