134e026f9SYork Sun /* 234e026f9SYork Sun * Copyright 2014 Freescale Semiconductor, Inc. 334e026f9SYork Sun * 434e026f9SYork Sun * SPDX-License-Identifier: GPL-2.0+ 534e026f9SYork Sun */ 634e026f9SYork Sun 734e026f9SYork Sun #include <common.h> 834e026f9SYork Sun #include <asm/io.h> 934e026f9SYork Sun #include <fsl_ddr_sdram.h> 1034e026f9SYork Sun #include <asm/processor.h> 118340e7acSYork Sun #include <fsl_immap.h> 1234e026f9SYork Sun #include <fsl_ddr.h> 1334e026f9SYork Sun 1434e026f9SYork Sun #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4) 1534e026f9SYork Sun #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL 1634e026f9SYork Sun #endif 1734e026f9SYork Sun 1834e026f9SYork Sun /* 1934e026f9SYork Sun * regs has the to-be-set values for DDR controller registers 2034e026f9SYork Sun * ctrl_num is the DDR controller number 2134e026f9SYork Sun * step: 0 goes through the initialization in one pass 2234e026f9SYork Sun * 1 sets registers and returns before enabling controller 2334e026f9SYork Sun * 2 resumes from step 1 and continues to initialize 2434e026f9SYork Sun * Dividing the initialization to two steps to deassert DDR reset signal 2534e026f9SYork Sun * to comply with JEDEC specs for RDIMMs. 2634e026f9SYork Sun */ 2734e026f9SYork Sun void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, 2834e026f9SYork Sun unsigned int ctrl_num, int step) 2934e026f9SYork Sun { 3034e026f9SYork Sun unsigned int i, bus_width; 3134e026f9SYork Sun struct ccsr_ddr __iomem *ddr; 3234e026f9SYork Sun u32 temp_sdram_cfg; 3334e026f9SYork Sun u32 total_gb_size_per_controller; 3434e026f9SYork Sun int timeout; 3549fd1f3fSYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \ 3649fd1f3fSYork Sun defined(CONFIG_SYS_FSL_ERRATUM_A008514) 379955b4abSYork Sun u32 *eddrtqcr1; 389955b4abSYork Sun #endif 39*4516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 40*4516ff81SYork Sun u32 mtcr, err_detect, err_sbe; 41*4516ff81SYork Sun u32 cs0_bnds, cs1_bnds, cs2_bnds, cs3_bnds, cs0_config; 42*4516ff81SYork Sun #endif 43*4516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 44*4516ff81SYork Sun char buffer[CONFIG_SYS_CBSIZE]; 45*4516ff81SYork Sun #endif 4634e026f9SYork Sun 4734e026f9SYork Sun switch (ctrl_num) { 4834e026f9SYork Sun case 0: 4934e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR; 5049fd1f3fSYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \ 5149fd1f3fSYork Sun defined(CONFIG_SYS_FSL_ERRATUM_A008514) 529955b4abSYork Sun eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR_ADDR + 0x800; 539955b4abSYork Sun #endif 5434e026f9SYork Sun break; 5534e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1) 5634e026f9SYork Sun case 1: 5734e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR; 5849fd1f3fSYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \ 5949fd1f3fSYork Sun defined(CONFIG_SYS_FSL_ERRATUM_A008514) 609955b4abSYork Sun eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR2_ADDR + 0x800; 619955b4abSYork Sun #endif 6234e026f9SYork Sun break; 6334e026f9SYork Sun #endif 6434e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2) 6534e026f9SYork Sun case 2: 6634e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR; 6749fd1f3fSYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \ 6849fd1f3fSYork Sun defined(CONFIG_SYS_FSL_ERRATUM_A008514) 699955b4abSYork Sun eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR3_ADDR + 0x800; 709955b4abSYork Sun #endif 7134e026f9SYork Sun break; 7234e026f9SYork Sun #endif 7334e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3) 7434e026f9SYork Sun case 3: 7534e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR; 7649fd1f3fSYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \ 7749fd1f3fSYork Sun defined(CONFIG_SYS_FSL_ERRATUM_A008514) 789955b4abSYork Sun eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR4_ADDR + 0x800; 799955b4abSYork Sun #endif 8034e026f9SYork Sun break; 8134e026f9SYork Sun #endif 8234e026f9SYork Sun default: 8334e026f9SYork Sun printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num); 8434e026f9SYork Sun return; 8534e026f9SYork Sun } 8634e026f9SYork Sun 8734e026f9SYork Sun if (step == 2) 8834e026f9SYork Sun goto step2; 8934e026f9SYork Sun 909955b4abSYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008336 919955b4abSYork Sun #ifdef CONFIG_LS2085A 929955b4abSYork Sun /* A008336 only applies to general DDR controllers */ 939955b4abSYork Sun if ((ctrl_num == 0) || (ctrl_num == 1)) 949955b4abSYork Sun #endif 959955b4abSYork Sun ddr_out32(eddrtqcr1, 0x63b30002); 969955b4abSYork Sun #endif 9749fd1f3fSYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008514 9849fd1f3fSYork Sun #ifdef CONFIG_LS2085A 9949fd1f3fSYork Sun /* A008514 only applies to DP-DDR controler */ 10049fd1f3fSYork Sun if (ctrl_num == 2) 10149fd1f3fSYork Sun #endif 10249fd1f3fSYork Sun ddr_out32(eddrtqcr1, 0x63b20002); 10349fd1f3fSYork Sun #endif 10434e026f9SYork Sun if (regs->ddr_eor) 10534e026f9SYork Sun ddr_out32(&ddr->eor, regs->ddr_eor); 10634e026f9SYork Sun 10734e026f9SYork Sun ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl); 10834e026f9SYork Sun 10934e026f9SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 11034e026f9SYork Sun if (i == 0) { 11134e026f9SYork Sun ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds); 11234e026f9SYork Sun ddr_out32(&ddr->cs0_config, regs->cs[i].config); 11334e026f9SYork Sun ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2); 11434e026f9SYork Sun 11534e026f9SYork Sun } else if (i == 1) { 11634e026f9SYork Sun ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds); 11734e026f9SYork Sun ddr_out32(&ddr->cs1_config, regs->cs[i].config); 11834e026f9SYork Sun ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2); 11934e026f9SYork Sun 12034e026f9SYork Sun } else if (i == 2) { 12134e026f9SYork Sun ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds); 12234e026f9SYork Sun ddr_out32(&ddr->cs2_config, regs->cs[i].config); 12334e026f9SYork Sun ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2); 12434e026f9SYork Sun 12534e026f9SYork Sun } else if (i == 3) { 12634e026f9SYork Sun ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds); 12734e026f9SYork Sun ddr_out32(&ddr->cs3_config, regs->cs[i].config); 12834e026f9SYork Sun ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2); 12934e026f9SYork Sun } 13034e026f9SYork Sun } 13134e026f9SYork Sun 13234e026f9SYork Sun ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3); 13334e026f9SYork Sun ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0); 13434e026f9SYork Sun ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1); 13534e026f9SYork Sun ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2); 13634e026f9SYork Sun ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4); 13734e026f9SYork Sun ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5); 13834e026f9SYork Sun ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg_6); 13934e026f9SYork Sun ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg_7); 14034e026f9SYork Sun ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg_8); 14134e026f9SYork Sun ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg_9); 14234e026f9SYork Sun ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl); 14334e026f9SYork Sun ddr_out32(&ddr->dq_map_0, regs->dq_map_0); 14434e026f9SYork Sun ddr_out32(&ddr->dq_map_1, regs->dq_map_1); 14534e026f9SYork Sun ddr_out32(&ddr->dq_map_2, regs->dq_map_2); 14634e026f9SYork Sun ddr_out32(&ddr->dq_map_3, regs->dq_map_3); 14734e026f9SYork Sun ddr_out32(&ddr->sdram_cfg_3, regs->ddr_sdram_cfg_3); 14834e026f9SYork Sun ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode); 14934e026f9SYork Sun ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2); 15034e026f9SYork Sun ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3); 15134e026f9SYork Sun ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4); 15234e026f9SYork Sun ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5); 15334e026f9SYork Sun ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6); 15434e026f9SYork Sun ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7); 15534e026f9SYork Sun ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8); 15634e026f9SYork Sun ddr_out32(&ddr->sdram_mode_9, regs->ddr_sdram_mode_9); 15734e026f9SYork Sun ddr_out32(&ddr->sdram_mode_10, regs->ddr_sdram_mode_10); 15834e026f9SYork Sun ddr_out32(&ddr->sdram_mode_11, regs->ddr_sdram_mode_11); 15934e026f9SYork Sun ddr_out32(&ddr->sdram_mode_12, regs->ddr_sdram_mode_12); 16034e026f9SYork Sun ddr_out32(&ddr->sdram_mode_13, regs->ddr_sdram_mode_13); 16134e026f9SYork Sun ddr_out32(&ddr->sdram_mode_14, regs->ddr_sdram_mode_14); 16234e026f9SYork Sun ddr_out32(&ddr->sdram_mode_15, regs->ddr_sdram_mode_15); 16334e026f9SYork Sun ddr_out32(&ddr->sdram_mode_16, regs->ddr_sdram_mode_16); 16434e026f9SYork Sun ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl); 16534e026f9SYork Sun ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval); 16634e026f9SYork Sun ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init); 16734e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl); 16834e026f9SYork Sun #ifndef CONFIG_SYS_FSL_DDR_EMU 16934e026f9SYork Sun /* 17034e026f9SYork Sun * Skip these two registers if running on emulator 17134e026f9SYork Sun * because emulator doesn't have skew between bytes. 17234e026f9SYork Sun */ 17334e026f9SYork Sun 17434e026f9SYork Sun if (regs->ddr_wrlvl_cntl_2) 17534e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2); 17634e026f9SYork Sun if (regs->ddr_wrlvl_cntl_3) 17734e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3); 17834e026f9SYork Sun #endif 17934e026f9SYork Sun 18034e026f9SYork Sun ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr); 18134e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1); 18234e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2); 18334e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_3, regs->ddr_sdram_rcw_3); 18434e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_4, regs->ddr_sdram_rcw_4); 18534e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_5, regs->ddr_sdram_rcw_5); 18634e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_6, regs->ddr_sdram_rcw_6); 18734e026f9SYork Sun ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1); 188a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 189a7787b78STang Yuantian if (is_warm_boot()) { 190a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, 191a7787b78STang Yuantian regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT); 192a7787b78STang Yuantian ddr_out32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE); 193a7787b78STang Yuantian ddr_out32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA); 194a7787b78STang Yuantian 195a7787b78STang Yuantian /* DRAM VRef will not be trained */ 196a7787b78STang Yuantian ddr_out32(&ddr->ddr_cdr2, 197a7787b78STang Yuantian regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN); 198a7787b78STang Yuantian } else 199a7787b78STang Yuantian #endif 200a7787b78STang Yuantian { 201a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); 202a7787b78STang Yuantian ddr_out32(&ddr->init_addr, regs->ddr_init_addr); 203a7787b78STang Yuantian ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr); 20434e026f9SYork Sun ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2); 205a7787b78STang Yuantian } 20634e026f9SYork Sun ddr_out32(&ddr->err_disable, regs->err_disable); 20734e026f9SYork Sun ddr_out32(&ddr->err_int_en, regs->err_int_en); 20834e026f9SYork Sun for (i = 0; i < 32; i++) { 20934e026f9SYork Sun if (regs->debug[i]) { 21034e026f9SYork Sun debug("Write to debug_%d as %08x\n", 21134e026f9SYork Sun i+1, regs->debug[i]); 21234e026f9SYork Sun ddr_out32(&ddr->debug[i], regs->debug[i]); 21334e026f9SYork Sun } 21434e026f9SYork Sun } 215dda3b610SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008378 216dda3b610SYork Sun /* Erratum applies when accumulated ECC is used, or DBI is enabled */ 217dda3b610SYork Sun #define IS_ACC_ECC_EN(v) ((v) & 0x4) 218dda3b610SYork Sun #define IS_DBI(v) ((((v) >> 12) & 0x3) == 0x2) 219dda3b610SYork Sun if (IS_ACC_ECC_EN(regs->ddr_sdram_cfg) || 220dda3b610SYork Sun IS_DBI(regs->ddr_sdram_cfg_3)) 221dda3b610SYork Sun ddr_setbits32(ddr->debug[28], 0x9 << 20); 222dda3b610SYork Sun #endif 22334e026f9SYork Sun 22434e026f9SYork Sun /* 22534e026f9SYork Sun * For RDIMMs, JEDEC spec requires clocks to be stable before reset is 22634e026f9SYork Sun * deasserted. Clocks start when any chip select is enabled and clock 22734e026f9SYork Sun * control register is set. Because all DDR components are connected to 22834e026f9SYork Sun * one reset signal, this needs to be done in two steps. Step 1 is to 22934e026f9SYork Sun * get the clocks started. Step 2 resumes after reset signal is 23034e026f9SYork Sun * deasserted. 23134e026f9SYork Sun */ 23234e026f9SYork Sun if (step == 1) { 23334e026f9SYork Sun udelay(200); 23434e026f9SYork Sun return; 23534e026f9SYork Sun } 23634e026f9SYork Sun 23734e026f9SYork Sun step2: 23834e026f9SYork Sun /* Set, but do not enable the memory */ 23934e026f9SYork Sun temp_sdram_cfg = regs->ddr_sdram_cfg; 24034e026f9SYork Sun temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN); 24134e026f9SYork Sun ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg); 24234e026f9SYork Sun 24334e026f9SYork Sun /* 24434e026f9SYork Sun * 500 painful micro-seconds must elapse between 24534e026f9SYork Sun * the DDR clock setup and the DDR config enable. 24634e026f9SYork Sun * DDR2 need 200 us, and DDR3 need 500 us from spec, 24734e026f9SYork Sun * we choose the max, that is 500 us for all of case. 24834e026f9SYork Sun */ 24934e026f9SYork Sun udelay(500); 2508340e7acSYork Sun mb(); 2518340e7acSYork Sun isb(); 25234e026f9SYork Sun 253a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 254a7787b78STang Yuantian if (is_warm_boot()) { 255a7787b78STang Yuantian /* enter self-refresh */ 256a7787b78STang Yuantian temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2); 257a7787b78STang Yuantian temp_sdram_cfg |= SDRAM_CFG2_FRC_SR; 258a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg); 259a7787b78STang Yuantian /* do board specific memory setup */ 260a7787b78STang Yuantian board_mem_sleep_setup(); 261a7787b78STang Yuantian 262a7787b78STang Yuantian temp_sdram_cfg = (ddr_in32(&ddr->sdram_cfg) | SDRAM_CFG_BI); 263a7787b78STang Yuantian } else 264a7787b78STang Yuantian #endif 26534e026f9SYork Sun temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI; 266a7787b78STang Yuantian /* Let the controller go */ 26734e026f9SYork Sun ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN); 2688340e7acSYork Sun mb(); 2698340e7acSYork Sun isb(); 27034e026f9SYork Sun 27134e026f9SYork Sun total_gb_size_per_controller = 0; 27234e026f9SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 27334e026f9SYork Sun if (!(regs->cs[i].config & 0x80000000)) 27434e026f9SYork Sun continue; 27534e026f9SYork Sun total_gb_size_per_controller += 1 << ( 27634e026f9SYork Sun ((regs->cs[i].config >> 14) & 0x3) + 2 + 27734e026f9SYork Sun ((regs->cs[i].config >> 8) & 0x7) + 12 + 27834e026f9SYork Sun ((regs->cs[i].config >> 4) & 0x3) + 0 + 27934e026f9SYork Sun ((regs->cs[i].config >> 0) & 0x7) + 8 + 28034e026f9SYork Sun 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) - 28134e026f9SYork Sun 26); /* minus 26 (count of 64M) */ 28234e026f9SYork Sun } 28334e026f9SYork Sun if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */ 28434e026f9SYork Sun total_gb_size_per_controller *= 3; 28534e026f9SYork Sun else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */ 28634e026f9SYork Sun total_gb_size_per_controller <<= 1; 28734e026f9SYork Sun /* 28834e026f9SYork Sun * total memory / bus width = transactions needed 28934e026f9SYork Sun * transactions needed / data rate = seconds 29034e026f9SYork Sun * to add plenty of buffer, double the time 29134e026f9SYork Sun * For example, 2GB on 666MT/s 64-bit bus takes about 402ms 29234e026f9SYork Sun * Let's wait for 800ms 29334e026f9SYork Sun */ 294f80d6472SYork Sun bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK) 29534e026f9SYork Sun >> SDRAM_CFG_DBW_SHIFT); 29634e026f9SYork Sun timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 / 29703e664d8SYork Sun (get_ddr_freq(ctrl_num) >> 20)) << 2; 29834e026f9SYork Sun total_gb_size_per_controller >>= 4; /* shift down to gb size */ 29934e026f9SYork Sun debug("total %d GB\n", total_gb_size_per_controller); 30034e026f9SYork Sun debug("Need to wait up to %d * 10ms\n", timeout); 30134e026f9SYork Sun 30234e026f9SYork Sun /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */ 30334e026f9SYork Sun while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) && 30434e026f9SYork Sun (timeout >= 0)) { 30534e026f9SYork Sun udelay(10000); /* throttle polling rate */ 30634e026f9SYork Sun timeout--; 30734e026f9SYork Sun } 30834e026f9SYork Sun 30934e026f9SYork Sun if (timeout <= 0) 31034e026f9SYork Sun printf("Waiting for D_INIT timeout. Memory may not work.\n"); 311a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 312a7787b78STang Yuantian if (is_warm_boot()) { 313a7787b78STang Yuantian /* exit self-refresh */ 314a7787b78STang Yuantian temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2); 315a7787b78STang Yuantian temp_sdram_cfg &= ~SDRAM_CFG2_FRC_SR; 316a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg); 317a7787b78STang Yuantian } 318a7787b78STang Yuantian #endif 319*4516ff81SYork Sun 320*4516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 321*4516ff81SYork Sun #define BIST_PATTERN1 0xFFFFFFFF 322*4516ff81SYork Sun #define BIST_PATTERN2 0x0 323*4516ff81SYork Sun #define BIST_CR 0x80010000 324*4516ff81SYork Sun #define BIST_CR_EN 0x80000000 325*4516ff81SYork Sun #define BIST_CR_STAT 0x00000001 326*4516ff81SYork Sun #define CTLR_INTLV_MASK 0x20000000 327*4516ff81SYork Sun /* Perform build-in test on memory. Three-way interleaving is not yet 328*4516ff81SYork Sun * supported by this code. */ 329*4516ff81SYork Sun if (getenv_f("ddr_bist", buffer, CONFIG_SYS_CBSIZE) >= 0) { 330*4516ff81SYork Sun puts("Running BIST test. This will take a while..."); 331*4516ff81SYork Sun cs0_config = ddr_in32(&ddr->cs0_config); 332*4516ff81SYork Sun if (cs0_config & CTLR_INTLV_MASK) { 333*4516ff81SYork Sun cs0_bnds = ddr_in32(&cs0_bnds); 334*4516ff81SYork Sun cs1_bnds = ddr_in32(&cs1_bnds); 335*4516ff81SYork Sun cs2_bnds = ddr_in32(&cs2_bnds); 336*4516ff81SYork Sun cs3_bnds = ddr_in32(&cs3_bnds); 337*4516ff81SYork Sun /* set bnds to non-interleaving */ 338*4516ff81SYork Sun ddr_out32(&cs0_bnds, (cs0_bnds & 0xfffefffe) >> 1); 339*4516ff81SYork Sun ddr_out32(&cs1_bnds, (cs1_bnds & 0xfffefffe) >> 1); 340*4516ff81SYork Sun ddr_out32(&cs2_bnds, (cs2_bnds & 0xfffefffe) >> 1); 341*4516ff81SYork Sun ddr_out32(&cs3_bnds, (cs3_bnds & 0xfffefffe) >> 1); 342*4516ff81SYork Sun } 343*4516ff81SYork Sun ddr_out32(&ddr->mtp1, BIST_PATTERN1); 344*4516ff81SYork Sun ddr_out32(&ddr->mtp2, BIST_PATTERN1); 345*4516ff81SYork Sun ddr_out32(&ddr->mtp3, BIST_PATTERN2); 346*4516ff81SYork Sun ddr_out32(&ddr->mtp4, BIST_PATTERN2); 347*4516ff81SYork Sun ddr_out32(&ddr->mtp5, BIST_PATTERN1); 348*4516ff81SYork Sun ddr_out32(&ddr->mtp6, BIST_PATTERN1); 349*4516ff81SYork Sun ddr_out32(&ddr->mtp7, BIST_PATTERN2); 350*4516ff81SYork Sun ddr_out32(&ddr->mtp8, BIST_PATTERN2); 351*4516ff81SYork Sun ddr_out32(&ddr->mtp9, BIST_PATTERN1); 352*4516ff81SYork Sun ddr_out32(&ddr->mtp10, BIST_PATTERN2); 353*4516ff81SYork Sun mtcr = BIST_CR; 354*4516ff81SYork Sun ddr_out32(&ddr->mtcr, mtcr); 355*4516ff81SYork Sun timeout = 100; 356*4516ff81SYork Sun while (timeout > 0 && (mtcr & BIST_CR_EN)) { 357*4516ff81SYork Sun mdelay(1000); 358*4516ff81SYork Sun timeout--; 359*4516ff81SYork Sun mtcr = ddr_in32(&ddr->mtcr); 360*4516ff81SYork Sun } 361*4516ff81SYork Sun if (timeout <= 0) 362*4516ff81SYork Sun puts("Timeout\n"); 363*4516ff81SYork Sun else 364*4516ff81SYork Sun puts("Done\n"); 365*4516ff81SYork Sun err_detect = ddr_in32(&ddr->err_detect); 366*4516ff81SYork Sun err_sbe = ddr_in32(&ddr->err_sbe); 367*4516ff81SYork Sun if (mtcr & BIST_CR_STAT) { 368*4516ff81SYork Sun printf("BIST test failed on controller %d.\n", 369*4516ff81SYork Sun ctrl_num); 370*4516ff81SYork Sun } 371*4516ff81SYork Sun if (err_detect || (err_sbe & 0xffff)) { 372*4516ff81SYork Sun printf("ECC error detected on controller %d.\n", 373*4516ff81SYork Sun ctrl_num); 374*4516ff81SYork Sun } 375*4516ff81SYork Sun 376*4516ff81SYork Sun if (cs0_config & CTLR_INTLV_MASK) { 377*4516ff81SYork Sun /* restore bnds registers */ 378*4516ff81SYork Sun ddr_out32(&cs0_bnds, cs0_bnds); 379*4516ff81SYork Sun ddr_out32(&cs1_bnds, cs1_bnds); 380*4516ff81SYork Sun ddr_out32(&cs2_bnds, cs2_bnds); 381*4516ff81SYork Sun ddr_out32(&cs3_bnds, cs3_bnds); 382*4516ff81SYork Sun } 383*4516ff81SYork Sun } 384*4516ff81SYork Sun #endif 38534e026f9SYork Sun } 386