1*34e026f9SYork Sun /* 2*34e026f9SYork Sun * Copyright 2014 Freescale Semiconductor, Inc. 3*34e026f9SYork Sun * 4*34e026f9SYork Sun * SPDX-License-Identifier: GPL-2.0+ 5*34e026f9SYork Sun */ 6*34e026f9SYork Sun 7*34e026f9SYork Sun #include <common.h> 8*34e026f9SYork Sun #include <asm/io.h> 9*34e026f9SYork Sun #include <fsl_ddr_sdram.h> 10*34e026f9SYork Sun #include <asm/processor.h> 11*34e026f9SYork Sun #include <fsl_ddr.h> 12*34e026f9SYork Sun 13*34e026f9SYork Sun #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4) 14*34e026f9SYork Sun #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL 15*34e026f9SYork Sun #endif 16*34e026f9SYork Sun 17*34e026f9SYork Sun /* 18*34e026f9SYork Sun * regs has the to-be-set values for DDR controller registers 19*34e026f9SYork Sun * ctrl_num is the DDR controller number 20*34e026f9SYork Sun * step: 0 goes through the initialization in one pass 21*34e026f9SYork Sun * 1 sets registers and returns before enabling controller 22*34e026f9SYork Sun * 2 resumes from step 1 and continues to initialize 23*34e026f9SYork Sun * Dividing the initialization to two steps to deassert DDR reset signal 24*34e026f9SYork Sun * to comply with JEDEC specs for RDIMMs. 25*34e026f9SYork Sun */ 26*34e026f9SYork Sun void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, 27*34e026f9SYork Sun unsigned int ctrl_num, int step) 28*34e026f9SYork Sun { 29*34e026f9SYork Sun unsigned int i, bus_width; 30*34e026f9SYork Sun struct ccsr_ddr __iomem *ddr; 31*34e026f9SYork Sun u32 temp_sdram_cfg; 32*34e026f9SYork Sun u32 total_gb_size_per_controller; 33*34e026f9SYork Sun int timeout; 34*34e026f9SYork Sun 35*34e026f9SYork Sun switch (ctrl_num) { 36*34e026f9SYork Sun case 0: 37*34e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR; 38*34e026f9SYork Sun break; 39*34e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1) 40*34e026f9SYork Sun case 1: 41*34e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR; 42*34e026f9SYork Sun break; 43*34e026f9SYork Sun #endif 44*34e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2) 45*34e026f9SYork Sun case 2: 46*34e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR; 47*34e026f9SYork Sun break; 48*34e026f9SYork Sun #endif 49*34e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3) 50*34e026f9SYork Sun case 3: 51*34e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR; 52*34e026f9SYork Sun break; 53*34e026f9SYork Sun #endif 54*34e026f9SYork Sun default: 55*34e026f9SYork Sun printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num); 56*34e026f9SYork Sun return; 57*34e026f9SYork Sun } 58*34e026f9SYork Sun 59*34e026f9SYork Sun if (step == 2) 60*34e026f9SYork Sun goto step2; 61*34e026f9SYork Sun 62*34e026f9SYork Sun if (regs->ddr_eor) 63*34e026f9SYork Sun ddr_out32(&ddr->eor, regs->ddr_eor); 64*34e026f9SYork Sun 65*34e026f9SYork Sun ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl); 66*34e026f9SYork Sun 67*34e026f9SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 68*34e026f9SYork Sun if (i == 0) { 69*34e026f9SYork Sun ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds); 70*34e026f9SYork Sun ddr_out32(&ddr->cs0_config, regs->cs[i].config); 71*34e026f9SYork Sun ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2); 72*34e026f9SYork Sun 73*34e026f9SYork Sun } else if (i == 1) { 74*34e026f9SYork Sun ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds); 75*34e026f9SYork Sun ddr_out32(&ddr->cs1_config, regs->cs[i].config); 76*34e026f9SYork Sun ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2); 77*34e026f9SYork Sun 78*34e026f9SYork Sun } else if (i == 2) { 79*34e026f9SYork Sun ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds); 80*34e026f9SYork Sun ddr_out32(&ddr->cs2_config, regs->cs[i].config); 81*34e026f9SYork Sun ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2); 82*34e026f9SYork Sun 83*34e026f9SYork Sun } else if (i == 3) { 84*34e026f9SYork Sun ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds); 85*34e026f9SYork Sun ddr_out32(&ddr->cs3_config, regs->cs[i].config); 86*34e026f9SYork Sun ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2); 87*34e026f9SYork Sun } 88*34e026f9SYork Sun } 89*34e026f9SYork Sun 90*34e026f9SYork Sun ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3); 91*34e026f9SYork Sun ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0); 92*34e026f9SYork Sun ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1); 93*34e026f9SYork Sun ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2); 94*34e026f9SYork Sun ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4); 95*34e026f9SYork Sun ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5); 96*34e026f9SYork Sun ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg_6); 97*34e026f9SYork Sun ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg_7); 98*34e026f9SYork Sun ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg_8); 99*34e026f9SYork Sun ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg_9); 100*34e026f9SYork Sun ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl); 101*34e026f9SYork Sun ddr_out32(&ddr->dq_map_0, regs->dq_map_0); 102*34e026f9SYork Sun ddr_out32(&ddr->dq_map_1, regs->dq_map_1); 103*34e026f9SYork Sun ddr_out32(&ddr->dq_map_2, regs->dq_map_2); 104*34e026f9SYork Sun ddr_out32(&ddr->dq_map_3, regs->dq_map_3); 105*34e026f9SYork Sun ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); 106*34e026f9SYork Sun ddr_out32(&ddr->sdram_cfg_3, regs->ddr_sdram_cfg_3); 107*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode); 108*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2); 109*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3); 110*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4); 111*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5); 112*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6); 113*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7); 114*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8); 115*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode_9, regs->ddr_sdram_mode_9); 116*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode_10, regs->ddr_sdram_mode_10); 117*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode_11, regs->ddr_sdram_mode_11); 118*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode_12, regs->ddr_sdram_mode_12); 119*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode_13, regs->ddr_sdram_mode_13); 120*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode_14, regs->ddr_sdram_mode_14); 121*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode_15, regs->ddr_sdram_mode_15); 122*34e026f9SYork Sun ddr_out32(&ddr->sdram_mode_16, regs->ddr_sdram_mode_16); 123*34e026f9SYork Sun ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl); 124*34e026f9SYork Sun ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval); 125*34e026f9SYork Sun ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init); 126*34e026f9SYork Sun ddr_out32(&ddr->init_addr, regs->ddr_init_addr); 127*34e026f9SYork Sun ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr); 128*34e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl); 129*34e026f9SYork Sun #ifndef CONFIG_SYS_FSL_DDR_EMU 130*34e026f9SYork Sun /* 131*34e026f9SYork Sun * Skip these two registers if running on emulator 132*34e026f9SYork Sun * because emulator doesn't have skew between bytes. 133*34e026f9SYork Sun */ 134*34e026f9SYork Sun 135*34e026f9SYork Sun if (regs->ddr_wrlvl_cntl_2) 136*34e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2); 137*34e026f9SYork Sun if (regs->ddr_wrlvl_cntl_3) 138*34e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3); 139*34e026f9SYork Sun #endif 140*34e026f9SYork Sun 141*34e026f9SYork Sun ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr); 142*34e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1); 143*34e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2); 144*34e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_3, regs->ddr_sdram_rcw_3); 145*34e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_4, regs->ddr_sdram_rcw_4); 146*34e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_5, regs->ddr_sdram_rcw_5); 147*34e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_6, regs->ddr_sdram_rcw_6); 148*34e026f9SYork Sun ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1); 149*34e026f9SYork Sun ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2); 150*34e026f9SYork Sun ddr_out32(&ddr->err_disable, regs->err_disable); 151*34e026f9SYork Sun ddr_out32(&ddr->err_int_en, regs->err_int_en); 152*34e026f9SYork Sun for (i = 0; i < 32; i++) { 153*34e026f9SYork Sun if (regs->debug[i]) { 154*34e026f9SYork Sun debug("Write to debug_%d as %08x\n", 155*34e026f9SYork Sun i+1, regs->debug[i]); 156*34e026f9SYork Sun ddr_out32(&ddr->debug[i], regs->debug[i]); 157*34e026f9SYork Sun } 158*34e026f9SYork Sun } 159*34e026f9SYork Sun 160*34e026f9SYork Sun /* 161*34e026f9SYork Sun * For RDIMMs, JEDEC spec requires clocks to be stable before reset is 162*34e026f9SYork Sun * deasserted. Clocks start when any chip select is enabled and clock 163*34e026f9SYork Sun * control register is set. Because all DDR components are connected to 164*34e026f9SYork Sun * one reset signal, this needs to be done in two steps. Step 1 is to 165*34e026f9SYork Sun * get the clocks started. Step 2 resumes after reset signal is 166*34e026f9SYork Sun * deasserted. 167*34e026f9SYork Sun */ 168*34e026f9SYork Sun if (step == 1) { 169*34e026f9SYork Sun udelay(200); 170*34e026f9SYork Sun return; 171*34e026f9SYork Sun } 172*34e026f9SYork Sun 173*34e026f9SYork Sun step2: 174*34e026f9SYork Sun /* Set, but do not enable the memory */ 175*34e026f9SYork Sun temp_sdram_cfg = regs->ddr_sdram_cfg; 176*34e026f9SYork Sun temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN); 177*34e026f9SYork Sun ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg); 178*34e026f9SYork Sun 179*34e026f9SYork Sun /* 180*34e026f9SYork Sun * 500 painful micro-seconds must elapse between 181*34e026f9SYork Sun * the DDR clock setup and the DDR config enable. 182*34e026f9SYork Sun * DDR2 need 200 us, and DDR3 need 500 us from spec, 183*34e026f9SYork Sun * we choose the max, that is 500 us for all of case. 184*34e026f9SYork Sun */ 185*34e026f9SYork Sun udelay(500); 186*34e026f9SYork Sun asm volatile("sync;isync"); 187*34e026f9SYork Sun 188*34e026f9SYork Sun /* Let the controller go */ 189*34e026f9SYork Sun temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI; 190*34e026f9SYork Sun ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN); 191*34e026f9SYork Sun asm volatile("sync;isync"); 192*34e026f9SYork Sun 193*34e026f9SYork Sun total_gb_size_per_controller = 0; 194*34e026f9SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 195*34e026f9SYork Sun if (!(regs->cs[i].config & 0x80000000)) 196*34e026f9SYork Sun continue; 197*34e026f9SYork Sun total_gb_size_per_controller += 1 << ( 198*34e026f9SYork Sun ((regs->cs[i].config >> 14) & 0x3) + 2 + 199*34e026f9SYork Sun ((regs->cs[i].config >> 8) & 0x7) + 12 + 200*34e026f9SYork Sun ((regs->cs[i].config >> 4) & 0x3) + 0 + 201*34e026f9SYork Sun ((regs->cs[i].config >> 0) & 0x7) + 8 + 202*34e026f9SYork Sun 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) - 203*34e026f9SYork Sun 26); /* minus 26 (count of 64M) */ 204*34e026f9SYork Sun } 205*34e026f9SYork Sun if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */ 206*34e026f9SYork Sun total_gb_size_per_controller *= 3; 207*34e026f9SYork Sun else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */ 208*34e026f9SYork Sun total_gb_size_per_controller <<= 1; 209*34e026f9SYork Sun /* 210*34e026f9SYork Sun * total memory / bus width = transactions needed 211*34e026f9SYork Sun * transactions needed / data rate = seconds 212*34e026f9SYork Sun * to add plenty of buffer, double the time 213*34e026f9SYork Sun * For example, 2GB on 666MT/s 64-bit bus takes about 402ms 214*34e026f9SYork Sun * Let's wait for 800ms 215*34e026f9SYork Sun */ 216*34e026f9SYork Sun bus_width = 3 - ((ddr->sdram_cfg & SDRAM_CFG_DBW_MASK) 217*34e026f9SYork Sun >> SDRAM_CFG_DBW_SHIFT); 218*34e026f9SYork Sun timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 / 219*34e026f9SYork Sun (get_ddr_freq(0) >> 20)) << 2; 220*34e026f9SYork Sun total_gb_size_per_controller >>= 4; /* shift down to gb size */ 221*34e026f9SYork Sun debug("total %d GB\n", total_gb_size_per_controller); 222*34e026f9SYork Sun debug("Need to wait up to %d * 10ms\n", timeout); 223*34e026f9SYork Sun 224*34e026f9SYork Sun /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */ 225*34e026f9SYork Sun while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) && 226*34e026f9SYork Sun (timeout >= 0)) { 227*34e026f9SYork Sun udelay(10000); /* throttle polling rate */ 228*34e026f9SYork Sun timeout--; 229*34e026f9SYork Sun } 230*34e026f9SYork Sun 231*34e026f9SYork Sun if (timeout <= 0) 232*34e026f9SYork Sun printf("Waiting for D_INIT timeout. Memory may not work.\n"); 233*34e026f9SYork Sun 234*34e026f9SYork Sun } 235