134e026f9SYork Sun /* 29f9f0093SYork Sun * Copyright 2014-2015 Freescale Semiconductor, Inc. 334e026f9SYork Sun * 434e026f9SYork Sun * SPDX-License-Identifier: GPL-2.0+ 534e026f9SYork Sun */ 634e026f9SYork Sun 734e026f9SYork Sun #include <common.h> 834e026f9SYork Sun #include <asm/io.h> 934e026f9SYork Sun #include <fsl_ddr_sdram.h> 1034e026f9SYork Sun #include <asm/processor.h> 118340e7acSYork Sun #include <fsl_immap.h> 1234e026f9SYork Sun #include <fsl_ddr.h> 13a46b1852SShengzhou Liu #include <fsl_errata.h> 1434e026f9SYork Sun 15dd8e740cSShengzhou Liu #if defined(CONFIG_SYS_FSL_ERRATUM_A008511) | \ 16dd8e740cSShengzhou Liu defined(CONFIG_SYS_FSL_ERRATUM_A009803) 179f9f0093SYork Sun static void set_wait_for_bits_clear(void *ptr, u32 value, u32 bits) 189f9f0093SYork Sun { 199f9f0093SYork Sun int timeout = 1000; 209f9f0093SYork Sun 219f9f0093SYork Sun ddr_out32(ptr, value); 229f9f0093SYork Sun 239f9f0093SYork Sun while (ddr_in32(ptr) & bits) { 249f9f0093SYork Sun udelay(100); 259f9f0093SYork Sun timeout--; 269f9f0093SYork Sun } 279f9f0093SYork Sun if (timeout <= 0) 28dd8e740cSShengzhou Liu puts("Error: wait for clear timeout.\n"); 299f9f0093SYork Sun } 30dd8e740cSShengzhou Liu #endif 319f9f0093SYork Sun 3234e026f9SYork Sun #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4) 3334e026f9SYork Sun #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL 3434e026f9SYork Sun #endif 3534e026f9SYork Sun 3634e026f9SYork Sun /* 3734e026f9SYork Sun * regs has the to-be-set values for DDR controller registers 3834e026f9SYork Sun * ctrl_num is the DDR controller number 3934e026f9SYork Sun * step: 0 goes through the initialization in one pass 4034e026f9SYork Sun * 1 sets registers and returns before enabling controller 4134e026f9SYork Sun * 2 resumes from step 1 and continues to initialize 4234e026f9SYork Sun * Dividing the initialization to two steps to deassert DDR reset signal 4334e026f9SYork Sun * to comply with JEDEC specs for RDIMMs. 4434e026f9SYork Sun */ 4534e026f9SYork Sun void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, 4634e026f9SYork Sun unsigned int ctrl_num, int step) 4734e026f9SYork Sun { 4834e026f9SYork Sun unsigned int i, bus_width; 4934e026f9SYork Sun struct ccsr_ddr __iomem *ddr; 5034e026f9SYork Sun u32 temp_sdram_cfg; 5134e026f9SYork Sun u32 total_gb_size_per_controller; 5234e026f9SYork Sun int timeout; 53*2f0dcf2dSShaohui Xie #if defined(CONFIG_SYS_FSL_ERRATUM_A008511) || \ 54*2f0dcf2dSShaohui Xie defined(CONFIG_SYS_FSL_ERRATUM_A009801) 55*2f0dcf2dSShaohui Xie u32 temp32; 56*2f0dcf2dSShaohui Xie #endif 57*2f0dcf2dSShaohui Xie 589f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 59*2f0dcf2dSShaohui Xie u32 mr6; 607cc07998SYork Sun u32 vref_seq1[3] = {0x80, 0x96, 0x16}; /* for range 1 */ 617cc07998SYork Sun u32 vref_seq2[3] = {0xc0, 0xf0, 0x70}; /* for range 2 */ 627cc07998SYork Sun u32 *vref_seq = vref_seq1; 639f9f0093SYork Sun #endif 64019a147bSShengzhou Liu #if defined(CONFIG_SYS_FSL_ERRATUM_A009942) | \ 65019a147bSShengzhou Liu defined(CONFIG_SYS_FSL_ERRATUM_A010165) 660d3972cfSShengzhou Liu ulong ddr_freq; 670d3972cfSShengzhou Liu u32 tmp; 680d3972cfSShengzhou Liu #endif 694516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 704516ff81SYork Sun u32 mtcr, err_detect, err_sbe; 714516ff81SYork Sun u32 cs0_bnds, cs1_bnds, cs2_bnds, cs3_bnds, cs0_config; 724516ff81SYork Sun #endif 734516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 744516ff81SYork Sun char buffer[CONFIG_SYS_CBSIZE]; 754516ff81SYork Sun #endif 7634e026f9SYork Sun 7734e026f9SYork Sun switch (ctrl_num) { 7834e026f9SYork Sun case 0: 7934e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR; 8034e026f9SYork Sun break; 8134e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1) 8234e026f9SYork Sun case 1: 8334e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR; 8434e026f9SYork Sun break; 8534e026f9SYork Sun #endif 8634e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2) 8734e026f9SYork Sun case 2: 8834e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR; 8934e026f9SYork Sun break; 9034e026f9SYork Sun #endif 9134e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3) 9234e026f9SYork Sun case 3: 9334e026f9SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR; 9434e026f9SYork Sun break; 9534e026f9SYork Sun #endif 9634e026f9SYork Sun default: 9734e026f9SYork Sun printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num); 9834e026f9SYork Sun return; 9934e026f9SYork Sun } 10034e026f9SYork Sun 10134e026f9SYork Sun if (step == 2) 10234e026f9SYork Sun goto step2; 10334e026f9SYork Sun 10434e026f9SYork Sun if (regs->ddr_eor) 10534e026f9SYork Sun ddr_out32(&ddr->eor, regs->ddr_eor); 10634e026f9SYork Sun 10734e026f9SYork Sun ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl); 10834e026f9SYork Sun 10934e026f9SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 11034e026f9SYork Sun if (i == 0) { 11134e026f9SYork Sun ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds); 11234e026f9SYork Sun ddr_out32(&ddr->cs0_config, regs->cs[i].config); 11334e026f9SYork Sun ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2); 11434e026f9SYork Sun 11534e026f9SYork Sun } else if (i == 1) { 11634e026f9SYork Sun ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds); 11734e026f9SYork Sun ddr_out32(&ddr->cs1_config, regs->cs[i].config); 11834e026f9SYork Sun ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2); 11934e026f9SYork Sun 12034e026f9SYork Sun } else if (i == 2) { 12134e026f9SYork Sun ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds); 12234e026f9SYork Sun ddr_out32(&ddr->cs2_config, regs->cs[i].config); 12334e026f9SYork Sun ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2); 12434e026f9SYork Sun 12534e026f9SYork Sun } else if (i == 3) { 12634e026f9SYork Sun ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds); 12734e026f9SYork Sun ddr_out32(&ddr->cs3_config, regs->cs[i].config); 12834e026f9SYork Sun ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2); 12934e026f9SYork Sun } 13034e026f9SYork Sun } 13134e026f9SYork Sun 13234e026f9SYork Sun ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3); 13334e026f9SYork Sun ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0); 13434e026f9SYork Sun ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1); 13534e026f9SYork Sun ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2); 13634e026f9SYork Sun ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4); 13734e026f9SYork Sun ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5); 13834e026f9SYork Sun ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg_6); 13934e026f9SYork Sun ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg_7); 14034e026f9SYork Sun ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg_8); 14134e026f9SYork Sun ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg_9); 14234e026f9SYork Sun ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl); 14334e026f9SYork Sun ddr_out32(&ddr->dq_map_0, regs->dq_map_0); 14434e026f9SYork Sun ddr_out32(&ddr->dq_map_1, regs->dq_map_1); 14534e026f9SYork Sun ddr_out32(&ddr->dq_map_2, regs->dq_map_2); 14634e026f9SYork Sun ddr_out32(&ddr->dq_map_3, regs->dq_map_3); 14734e026f9SYork Sun ddr_out32(&ddr->sdram_cfg_3, regs->ddr_sdram_cfg_3); 14834e026f9SYork Sun ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode); 14934e026f9SYork Sun ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2); 15034e026f9SYork Sun ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3); 15134e026f9SYork Sun ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4); 15234e026f9SYork Sun ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5); 15334e026f9SYork Sun ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6); 15434e026f9SYork Sun ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7); 15534e026f9SYork Sun ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8); 15634e026f9SYork Sun ddr_out32(&ddr->sdram_mode_9, regs->ddr_sdram_mode_9); 15734e026f9SYork Sun ddr_out32(&ddr->sdram_mode_10, regs->ddr_sdram_mode_10); 15834e026f9SYork Sun ddr_out32(&ddr->sdram_mode_11, regs->ddr_sdram_mode_11); 15934e026f9SYork Sun ddr_out32(&ddr->sdram_mode_12, regs->ddr_sdram_mode_12); 16034e026f9SYork Sun ddr_out32(&ddr->sdram_mode_13, regs->ddr_sdram_mode_13); 16134e026f9SYork Sun ddr_out32(&ddr->sdram_mode_14, regs->ddr_sdram_mode_14); 16234e026f9SYork Sun ddr_out32(&ddr->sdram_mode_15, regs->ddr_sdram_mode_15); 16334e026f9SYork Sun ddr_out32(&ddr->sdram_mode_16, regs->ddr_sdram_mode_16); 16434e026f9SYork Sun ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl); 165a994b3deSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009663 166a994b3deSShengzhou Liu ddr_out32(&ddr->sdram_interval, 167a994b3deSShengzhou Liu regs->ddr_sdram_interval & ~SDRAM_INTERVAL_BSTOPRE); 168a994b3deSShengzhou Liu #else 16934e026f9SYork Sun ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval); 170a994b3deSShengzhou Liu #endif 17134e026f9SYork Sun ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init); 17234e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl); 17334e026f9SYork Sun #ifndef CONFIG_SYS_FSL_DDR_EMU 17434e026f9SYork Sun /* 17534e026f9SYork Sun * Skip these two registers if running on emulator 17634e026f9SYork Sun * because emulator doesn't have skew between bytes. 17734e026f9SYork Sun */ 17834e026f9SYork Sun 17934e026f9SYork Sun if (regs->ddr_wrlvl_cntl_2) 18034e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2); 18134e026f9SYork Sun if (regs->ddr_wrlvl_cntl_3) 18234e026f9SYork Sun ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3); 18334e026f9SYork Sun #endif 18434e026f9SYork Sun 18534e026f9SYork Sun ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr); 18634e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1); 18734e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2); 18834e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_3, regs->ddr_sdram_rcw_3); 18934e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_4, regs->ddr_sdram_rcw_4); 19034e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_5, regs->ddr_sdram_rcw_5); 19134e026f9SYork Sun ddr_out32(&ddr->ddr_sdram_rcw_6, regs->ddr_sdram_rcw_6); 19234e026f9SYork Sun ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1); 193a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 194a7787b78STang Yuantian if (is_warm_boot()) { 195a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, 196a7787b78STang Yuantian regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT); 197a7787b78STang Yuantian ddr_out32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE); 198a7787b78STang Yuantian ddr_out32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA); 199a7787b78STang Yuantian 200a7787b78STang Yuantian /* DRAM VRef will not be trained */ 201a7787b78STang Yuantian ddr_out32(&ddr->ddr_cdr2, 202a7787b78STang Yuantian regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN); 203a7787b78STang Yuantian } else 204a7787b78STang Yuantian #endif 205a7787b78STang Yuantian { 206a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); 207a7787b78STang Yuantian ddr_out32(&ddr->init_addr, regs->ddr_init_addr); 208a7787b78STang Yuantian ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr); 20934e026f9SYork Sun ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2); 210a7787b78STang Yuantian } 211dd8e740cSShengzhou Liu 212dd8e740cSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009803 213dd8e740cSShengzhou Liu /* part 1 of 2 */ 214d3674046SShengzhou Liu if (regs->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) { 215dd8e740cSShengzhou Liu if (regs->ddr_sdram_cfg & SDRAM_CFG_RD_EN) { /* for RDIMM */ 216dd8e740cSShengzhou Liu ddr_out32(&ddr->ddr_sdram_rcw_2, 217dd8e740cSShengzhou Liu regs->ddr_sdram_rcw_2 & ~0x0f000000); 218dd8e740cSShengzhou Liu } 219d3674046SShengzhou Liu ddr_out32(&ddr->err_disable, regs->err_disable | 220d3674046SShengzhou Liu DDR_ERR_DISABLE_APED); 221d3674046SShengzhou Liu } 222dd8e740cSShengzhou Liu #else 22334e026f9SYork Sun ddr_out32(&ddr->err_disable, regs->err_disable); 224dd8e740cSShengzhou Liu #endif 22534e026f9SYork Sun ddr_out32(&ddr->err_int_en, regs->err_int_en); 226b406731aSYork Sun for (i = 0; i < 64; i++) { 22734e026f9SYork Sun if (regs->debug[i]) { 22834e026f9SYork Sun debug("Write to debug_%d as %08x\n", 22934e026f9SYork Sun i+1, regs->debug[i]); 23034e026f9SYork Sun ddr_out32(&ddr->debug[i], regs->debug[i]); 23134e026f9SYork Sun } 23234e026f9SYork Sun } 233dda3b610SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008378 234dda3b610SYork Sun /* Erratum applies when accumulated ECC is used, or DBI is enabled */ 235dda3b610SYork Sun #define IS_ACC_ECC_EN(v) ((v) & 0x4) 236dda3b610SYork Sun #define IS_DBI(v) ((((v) >> 12) & 0x3) == 0x2) 237a46b1852SShengzhou Liu if (has_erratum_a008378()) { 238dda3b610SYork Sun if (IS_ACC_ECC_EN(regs->ddr_sdram_cfg) || 239dda3b610SYork Sun IS_DBI(regs->ddr_sdram_cfg_3)) 240a46b1852SShengzhou Liu ddr_setbits32(&ddr->debug[28], 0x9 << 20); 241a46b1852SShengzhou Liu } 242dda3b610SYork Sun #endif 24334e026f9SYork Sun 2449f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 2459f9f0093SYork Sun /* Part 1 of 2 */ 2469f9f0093SYork Sun if (fsl_ddr_get_version(ctrl_num) == 0x50200) { 2479f9f0093SYork Sun /* Disable DRAM VRef training */ 2489f9f0093SYork Sun ddr_out32(&ddr->ddr_cdr2, 2499f9f0093SYork Sun regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN); 2504a68489eSShengzhou Liu /* disable transmit bit deskew */ 2514a68489eSShengzhou Liu temp32 = ddr_in32(&ddr->debug[28]); 2524a68489eSShengzhou Liu temp32 |= DDR_TX_BD_DIS; 2534a68489eSShengzhou Liu ddr_out32(&ddr->debug[28], temp32); 2544baa38c5SYork Sun ddr_out32(&ddr->debug[25], 0x9000); 2554baa38c5SYork Sun } else if (fsl_ddr_get_version(ctrl_num) == 0x50201) { 2564baa38c5SYork Sun /* Output enable forced off */ 2574baa38c5SYork Sun ddr_out32(&ddr->debug[37], 1 << 31); 2584baa38c5SYork Sun /* Enable Vref training */ 2594baa38c5SYork Sun ddr_out32(&ddr->ddr_cdr2, 2604baa38c5SYork Sun regs->ddr_cdr2 | DDR_CDR2_VREF_TRAIN_EN); 2614baa38c5SYork Sun } else { 2624baa38c5SYork Sun debug("Erratum A008511 doesn't apply.\n"); 2634baa38c5SYork Sun } 2644baa38c5SYork Sun #endif 2654baa38c5SYork Sun 2664baa38c5SYork Sun #if defined(CONFIG_SYS_FSL_ERRATUM_A009803) || \ 2674baa38c5SYork Sun defined(CONFIG_SYS_FSL_ERRATUM_A008511) 2689f9f0093SYork Sun /* Disable D_INIT */ 2699f9f0093SYork Sun ddr_out32(&ddr->sdram_cfg_2, 2709f9f0093SYork Sun regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT); 2719f9f0093SYork Sun #endif 2720d3972cfSShengzhou Liu 2735fc62fe5SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009801 2745fc62fe5SShengzhou Liu temp32 = ddr_in32(&ddr->debug[25]); 2755fc62fe5SShengzhou Liu temp32 &= ~DDR_CAS_TO_PRE_SUB_MASK; 2765fc62fe5SShengzhou Liu temp32 |= 9 << DDR_CAS_TO_PRE_SUB_SHIFT; 2775fc62fe5SShengzhou Liu ddr_out32(&ddr->debug[25], temp32); 2785fc62fe5SShengzhou Liu #endif 2795fc62fe5SShengzhou Liu 2800d3972cfSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009942 2810d3972cfSShengzhou Liu ddr_freq = get_ddr_freq(ctrl_num) / 1000000; 2820d3972cfSShengzhou Liu tmp = ddr_in32(&ddr->debug[28]); 2830d3972cfSShengzhou Liu if (ddr_freq <= 1333) 2840d3972cfSShengzhou Liu ddr_out32(&ddr->debug[28], tmp | 0x0080006a); 2850d3972cfSShengzhou Liu else if (ddr_freq <= 1600) 2860d3972cfSShengzhou Liu ddr_out32(&ddr->debug[28], tmp | 0x0070006f); 2870d3972cfSShengzhou Liu else if (ddr_freq <= 1867) 2880d3972cfSShengzhou Liu ddr_out32(&ddr->debug[28], tmp | 0x00700076); 2890d3972cfSShengzhou Liu else if (ddr_freq <= 2133) 2900d3972cfSShengzhou Liu ddr_out32(&ddr->debug[28], tmp | 0x0060007b); 2910d3972cfSShengzhou Liu #endif 2920d3972cfSShengzhou Liu 293019a147bSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A010165 294019a147bSShengzhou Liu ddr_freq = get_ddr_freq(ctrl_num) / 1000000; 295019a147bSShengzhou Liu if ((ddr_freq > 1900) && (ddr_freq < 2300)) { 296019a147bSShengzhou Liu tmp = ddr_in32(&ddr->debug[28]); 297019a147bSShengzhou Liu ddr_out32(&ddr->debug[28], tmp | 0x000a0000); 298019a147bSShengzhou Liu } 299019a147bSShengzhou Liu #endif 30034e026f9SYork Sun /* 30134e026f9SYork Sun * For RDIMMs, JEDEC spec requires clocks to be stable before reset is 30234e026f9SYork Sun * deasserted. Clocks start when any chip select is enabled and clock 30334e026f9SYork Sun * control register is set. Because all DDR components are connected to 30434e026f9SYork Sun * one reset signal, this needs to be done in two steps. Step 1 is to 30534e026f9SYork Sun * get the clocks started. Step 2 resumes after reset signal is 30634e026f9SYork Sun * deasserted. 30734e026f9SYork Sun */ 30834e026f9SYork Sun if (step == 1) { 30934e026f9SYork Sun udelay(200); 31034e026f9SYork Sun return; 31134e026f9SYork Sun } 31234e026f9SYork Sun 31334e026f9SYork Sun step2: 31434e026f9SYork Sun /* Set, but do not enable the memory */ 31534e026f9SYork Sun temp_sdram_cfg = regs->ddr_sdram_cfg; 31634e026f9SYork Sun temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN); 31734e026f9SYork Sun ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg); 31834e026f9SYork Sun 31934e026f9SYork Sun /* 32034e026f9SYork Sun * 500 painful micro-seconds must elapse between 32134e026f9SYork Sun * the DDR clock setup and the DDR config enable. 32234e026f9SYork Sun * DDR2 need 200 us, and DDR3 need 500 us from spec, 32334e026f9SYork Sun * we choose the max, that is 500 us for all of case. 32434e026f9SYork Sun */ 32534e026f9SYork Sun udelay(500); 3268340e7acSYork Sun mb(); 3278340e7acSYork Sun isb(); 32834e026f9SYork Sun 329a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 330a7787b78STang Yuantian if (is_warm_boot()) { 331a7787b78STang Yuantian /* enter self-refresh */ 332a7787b78STang Yuantian temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2); 333a7787b78STang Yuantian temp_sdram_cfg |= SDRAM_CFG2_FRC_SR; 334a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg); 335a7787b78STang Yuantian /* do board specific memory setup */ 336a7787b78STang Yuantian board_mem_sleep_setup(); 337a7787b78STang Yuantian 338a7787b78STang Yuantian temp_sdram_cfg = (ddr_in32(&ddr->sdram_cfg) | SDRAM_CFG_BI); 339a7787b78STang Yuantian } else 340a7787b78STang Yuantian #endif 34134e026f9SYork Sun temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI; 342a7787b78STang Yuantian /* Let the controller go */ 34334e026f9SYork Sun ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN); 3448340e7acSYork Sun mb(); 3458340e7acSYork Sun isb(); 34634e026f9SYork Sun 347dd8e740cSShengzhou Liu #if defined(CONFIG_SYS_FSL_ERRATUM_A008511) || \ 348dd8e740cSShengzhou Liu defined(CONFIG_SYS_FSL_ERRATUM_A009803) 3499f9f0093SYork Sun /* Part 2 of 2 */ 3507cc07998SYork Sun timeout = 40; 3514baa38c5SYork Sun /* Wait for idle. D_INIT needs to be cleared earlier, or timeout */ 3529f9f0093SYork Sun while (!(ddr_in32(&ddr->debug[1]) & 0x2) && 3539f9f0093SYork Sun (timeout > 0)) { 3547cc07998SYork Sun udelay(1000); 3559f9f0093SYork Sun timeout--; 3569f9f0093SYork Sun } 3579f9f0093SYork Sun if (timeout <= 0) { 3589f9f0093SYork Sun printf("Controler %d timeout, debug_2 = %x\n", 3599f9f0093SYork Sun ctrl_num, ddr_in32(&ddr->debug[1])); 3609f9f0093SYork Sun } 3617cc07998SYork Sun 362dd8e740cSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A008511 3634baa38c5SYork Sun /* This erraum only applies to verion 5.2.0 */ 3644baa38c5SYork Sun if (fsl_ddr_get_version(ctrl_num) == 0x50200) { 3657cc07998SYork Sun /* The vref setting sequence is different for range 2 */ 3667cc07998SYork Sun if (regs->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2) 3677cc07998SYork Sun vref_seq = vref_seq2; 3687cc07998SYork Sun 3699f9f0093SYork Sun /* Set VREF */ 3709f9f0093SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 3719f9f0093SYork Sun if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN)) 3729f9f0093SYork Sun continue; 3739f9f0093SYork Sun 3749f9f0093SYork Sun mr6 = (regs->ddr_sdram_mode_10 >> 16) | 3759f9f0093SYork Sun MD_CNTL_MD_EN | 3769f9f0093SYork Sun MD_CNTL_CS_SEL(i) | 3779f9f0093SYork Sun MD_CNTL_MD_SEL(6) | 3789f9f0093SYork Sun 0x00200000; 3797cc07998SYork Sun temp32 = mr6 | vref_seq[0]; 3809f9f0093SYork Sun set_wait_for_bits_clear(&ddr->sdram_md_cntl, 3819f9f0093SYork Sun temp32, MD_CNTL_MD_EN); 3829f9f0093SYork Sun udelay(1); 3839f9f0093SYork Sun debug("MR6 = 0x%08x\n", temp32); 3847cc07998SYork Sun temp32 = mr6 | vref_seq[1]; 3859f9f0093SYork Sun set_wait_for_bits_clear(&ddr->sdram_md_cntl, 3869f9f0093SYork Sun temp32, MD_CNTL_MD_EN); 3879f9f0093SYork Sun udelay(1); 3889f9f0093SYork Sun debug("MR6 = 0x%08x\n", temp32); 3897cc07998SYork Sun temp32 = mr6 | vref_seq[2]; 3909f9f0093SYork Sun set_wait_for_bits_clear(&ddr->sdram_md_cntl, 3919f9f0093SYork Sun temp32, MD_CNTL_MD_EN); 3929f9f0093SYork Sun udelay(1); 3939f9f0093SYork Sun debug("MR6 = 0x%08x\n", temp32); 3949f9f0093SYork Sun } 3959f9f0093SYork Sun ddr_out32(&ddr->sdram_md_cntl, 0); 3964a68489eSShengzhou Liu temp32 = ddr_in32(&ddr->debug[28]); 3974a68489eSShengzhou Liu temp32 &= ~DDR_TX_BD_DIS; /* Enable deskew */ 3984a68489eSShengzhou Liu ddr_out32(&ddr->debug[28], temp32); 3999f9f0093SYork Sun ddr_out32(&ddr->debug[1], 0x400); /* restart deskew */ 4009f9f0093SYork Sun /* wait for idle */ 4017cc07998SYork Sun timeout = 40; 4029f9f0093SYork Sun while (!(ddr_in32(&ddr->debug[1]) & 0x2) && 4039f9f0093SYork Sun (timeout > 0)) { 4047cc07998SYork Sun udelay(1000); 4059f9f0093SYork Sun timeout--; 4069f9f0093SYork Sun } 4079f9f0093SYork Sun if (timeout <= 0) { 4089f9f0093SYork Sun printf("Controler %d timeout, debug_2 = %x\n", 4099f9f0093SYork Sun ctrl_num, ddr_in32(&ddr->debug[1])); 4109f9f0093SYork Sun } 4114baa38c5SYork Sun } 4129f9f0093SYork Sun #endif /* CONFIG_SYS_FSL_ERRATUM_A008511 */ 4139f9f0093SYork Sun 414dd8e740cSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009803 415d3674046SShengzhou Liu if (regs->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) { 416dd8e740cSShengzhou Liu /* if it's RDIMM */ 417dd8e740cSShengzhou Liu if (regs->ddr_sdram_cfg & SDRAM_CFG_RD_EN) { 418dd8e740cSShengzhou Liu for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 419dd8e740cSShengzhou Liu if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN)) 420dd8e740cSShengzhou Liu continue; 421dd8e740cSShengzhou Liu set_wait_for_bits_clear(&ddr->sdram_md_cntl, 422dd8e740cSShengzhou Liu MD_CNTL_MD_EN | 423dd8e740cSShengzhou Liu MD_CNTL_CS_SEL(i) | 424dd8e740cSShengzhou Liu 0x070000ed, 425dd8e740cSShengzhou Liu MD_CNTL_MD_EN); 426dd8e740cSShengzhou Liu udelay(1); 427dd8e740cSShengzhou Liu } 428dd8e740cSShengzhou Liu } 429dd8e740cSShengzhou Liu 430dd8e740cSShengzhou Liu ddr_out32(&ddr->err_disable, 431dd8e740cSShengzhou Liu regs->err_disable & ~DDR_ERR_DISABLE_APED); 432d3674046SShengzhou Liu } 433dd8e740cSShengzhou Liu #endif 4344baa38c5SYork Sun /* Restore D_INIT */ 4354baa38c5SYork Sun ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); 436dd8e740cSShengzhou Liu #endif 437dd8e740cSShengzhou Liu 43834e026f9SYork Sun total_gb_size_per_controller = 0; 43934e026f9SYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 44034e026f9SYork Sun if (!(regs->cs[i].config & 0x80000000)) 44134e026f9SYork Sun continue; 44234e026f9SYork Sun total_gb_size_per_controller += 1 << ( 44334e026f9SYork Sun ((regs->cs[i].config >> 14) & 0x3) + 2 + 44434e026f9SYork Sun ((regs->cs[i].config >> 8) & 0x7) + 12 + 44534e026f9SYork Sun ((regs->cs[i].config >> 4) & 0x3) + 0 + 44634e026f9SYork Sun ((regs->cs[i].config >> 0) & 0x7) + 8 + 44734e026f9SYork Sun 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) - 44834e026f9SYork Sun 26); /* minus 26 (count of 64M) */ 44934e026f9SYork Sun } 45034e026f9SYork Sun if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */ 45134e026f9SYork Sun total_gb_size_per_controller *= 3; 45234e026f9SYork Sun else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */ 45334e026f9SYork Sun total_gb_size_per_controller <<= 1; 45434e026f9SYork Sun /* 45534e026f9SYork Sun * total memory / bus width = transactions needed 45634e026f9SYork Sun * transactions needed / data rate = seconds 45734e026f9SYork Sun * to add plenty of buffer, double the time 45834e026f9SYork Sun * For example, 2GB on 666MT/s 64-bit bus takes about 402ms 45934e026f9SYork Sun * Let's wait for 800ms 46034e026f9SYork Sun */ 461f80d6472SYork Sun bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK) 46234e026f9SYork Sun >> SDRAM_CFG_DBW_SHIFT); 46334e026f9SYork Sun timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 / 46403e664d8SYork Sun (get_ddr_freq(ctrl_num) >> 20)) << 2; 46534e026f9SYork Sun total_gb_size_per_controller >>= 4; /* shift down to gb size */ 46634e026f9SYork Sun debug("total %d GB\n", total_gb_size_per_controller); 46734e026f9SYork Sun debug("Need to wait up to %d * 10ms\n", timeout); 46834e026f9SYork Sun 46934e026f9SYork Sun /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */ 47034e026f9SYork Sun while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) && 47134e026f9SYork Sun (timeout >= 0)) { 47234e026f9SYork Sun udelay(10000); /* throttle polling rate */ 47334e026f9SYork Sun timeout--; 47434e026f9SYork Sun } 47534e026f9SYork Sun 47634e026f9SYork Sun if (timeout <= 0) 47734e026f9SYork Sun printf("Waiting for D_INIT timeout. Memory may not work.\n"); 478a994b3deSShengzhou Liu 479a994b3deSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009663 480a994b3deSShengzhou Liu ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval); 481a994b3deSShengzhou Liu #endif 482a994b3deSShengzhou Liu 483a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP 484a7787b78STang Yuantian if (is_warm_boot()) { 485a7787b78STang Yuantian /* exit self-refresh */ 486a7787b78STang Yuantian temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2); 487a7787b78STang Yuantian temp_sdram_cfg &= ~SDRAM_CFG2_FRC_SR; 488a7787b78STang Yuantian ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg); 489a7787b78STang Yuantian } 490a7787b78STang Yuantian #endif 4914516ff81SYork Sun 4924516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST 4934516ff81SYork Sun #define BIST_PATTERN1 0xFFFFFFFF 4944516ff81SYork Sun #define BIST_PATTERN2 0x0 4954516ff81SYork Sun #define BIST_CR 0x80010000 4964516ff81SYork Sun #define BIST_CR_EN 0x80000000 4974516ff81SYork Sun #define BIST_CR_STAT 0x00000001 4984516ff81SYork Sun #define CTLR_INTLV_MASK 0x20000000 4994516ff81SYork Sun /* Perform build-in test on memory. Three-way interleaving is not yet 5004516ff81SYork Sun * supported by this code. */ 5014516ff81SYork Sun if (getenv_f("ddr_bist", buffer, CONFIG_SYS_CBSIZE) >= 0) { 5024516ff81SYork Sun puts("Running BIST test. This will take a while..."); 5034516ff81SYork Sun cs0_config = ddr_in32(&ddr->cs0_config); 504da305b9fSYork Sun cs0_bnds = ddr_in32(&ddr->cs0_bnds); 505da305b9fSYork Sun cs1_bnds = ddr_in32(&ddr->cs1_bnds); 506da305b9fSYork Sun cs2_bnds = ddr_in32(&ddr->cs2_bnds); 507da305b9fSYork Sun cs3_bnds = ddr_in32(&ddr->cs3_bnds); 5084516ff81SYork Sun if (cs0_config & CTLR_INTLV_MASK) { 5094516ff81SYork Sun /* set bnds to non-interleaving */ 510da305b9fSYork Sun ddr_out32(&ddr->cs0_bnds, (cs0_bnds & 0xfffefffe) >> 1); 511da305b9fSYork Sun ddr_out32(&ddr->cs1_bnds, (cs1_bnds & 0xfffefffe) >> 1); 512da305b9fSYork Sun ddr_out32(&ddr->cs2_bnds, (cs2_bnds & 0xfffefffe) >> 1); 513da305b9fSYork Sun ddr_out32(&ddr->cs3_bnds, (cs3_bnds & 0xfffefffe) >> 1); 5144516ff81SYork Sun } 5154516ff81SYork Sun ddr_out32(&ddr->mtp1, BIST_PATTERN1); 5164516ff81SYork Sun ddr_out32(&ddr->mtp2, BIST_PATTERN1); 5174516ff81SYork Sun ddr_out32(&ddr->mtp3, BIST_PATTERN2); 5184516ff81SYork Sun ddr_out32(&ddr->mtp4, BIST_PATTERN2); 5194516ff81SYork Sun ddr_out32(&ddr->mtp5, BIST_PATTERN1); 5204516ff81SYork Sun ddr_out32(&ddr->mtp6, BIST_PATTERN1); 5214516ff81SYork Sun ddr_out32(&ddr->mtp7, BIST_PATTERN2); 5224516ff81SYork Sun ddr_out32(&ddr->mtp8, BIST_PATTERN2); 5234516ff81SYork Sun ddr_out32(&ddr->mtp9, BIST_PATTERN1); 5244516ff81SYork Sun ddr_out32(&ddr->mtp10, BIST_PATTERN2); 5254516ff81SYork Sun mtcr = BIST_CR; 5264516ff81SYork Sun ddr_out32(&ddr->mtcr, mtcr); 5274516ff81SYork Sun timeout = 100; 5284516ff81SYork Sun while (timeout > 0 && (mtcr & BIST_CR_EN)) { 5294516ff81SYork Sun mdelay(1000); 5304516ff81SYork Sun timeout--; 5314516ff81SYork Sun mtcr = ddr_in32(&ddr->mtcr); 5324516ff81SYork Sun } 5334516ff81SYork Sun if (timeout <= 0) 5344516ff81SYork Sun puts("Timeout\n"); 5354516ff81SYork Sun else 5364516ff81SYork Sun puts("Done\n"); 5374516ff81SYork Sun err_detect = ddr_in32(&ddr->err_detect); 5384516ff81SYork Sun err_sbe = ddr_in32(&ddr->err_sbe); 5394516ff81SYork Sun if (mtcr & BIST_CR_STAT) { 5404516ff81SYork Sun printf("BIST test failed on controller %d.\n", 5414516ff81SYork Sun ctrl_num); 5424516ff81SYork Sun } 5434516ff81SYork Sun if (err_detect || (err_sbe & 0xffff)) { 5444516ff81SYork Sun printf("ECC error detected on controller %d.\n", 5454516ff81SYork Sun ctrl_num); 5464516ff81SYork Sun } 5474516ff81SYork Sun 5484516ff81SYork Sun if (cs0_config & CTLR_INTLV_MASK) { 5494516ff81SYork Sun /* restore bnds registers */ 550da305b9fSYork Sun ddr_out32(&ddr->cs0_bnds, cs0_bnds); 551da305b9fSYork Sun ddr_out32(&ddr->cs1_bnds, cs1_bnds); 552da305b9fSYork Sun ddr_out32(&ddr->cs2_bnds, cs2_bnds); 553da305b9fSYork Sun ddr_out32(&ddr->cs3_bnds, cs3_bnds); 5544516ff81SYork Sun } 5554516ff81SYork Sun } 5564516ff81SYork Sun #endif 55734e026f9SYork Sun } 558