xref: /openbmc/u-boot/drivers/ddr/fsl/fsl_ddr_gen4.c (revision 0d3972cfcd6dff18d110d2ee01ad99e3623bfd45)
134e026f9SYork Sun /*
29f9f0093SYork Sun  * Copyright 2014-2015 Freescale Semiconductor, Inc.
334e026f9SYork Sun  *
434e026f9SYork Sun  * SPDX-License-Identifier:	GPL-2.0+
534e026f9SYork Sun  */
634e026f9SYork Sun 
734e026f9SYork Sun #include <common.h>
834e026f9SYork Sun #include <asm/io.h>
934e026f9SYork Sun #include <fsl_ddr_sdram.h>
1034e026f9SYork Sun #include <asm/processor.h>
118340e7acSYork Sun #include <fsl_immap.h>
1234e026f9SYork Sun #include <fsl_ddr.h>
13a46b1852SShengzhou Liu #include <fsl_errata.h>
1434e026f9SYork Sun 
159f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
169f9f0093SYork Sun static void set_wait_for_bits_clear(void *ptr, u32 value, u32 bits)
179f9f0093SYork Sun {
189f9f0093SYork Sun 	int timeout = 1000;
199f9f0093SYork Sun 
209f9f0093SYork Sun 	ddr_out32(ptr, value);
219f9f0093SYork Sun 
229f9f0093SYork Sun 	while (ddr_in32(ptr) & bits) {
239f9f0093SYork Sun 		udelay(100);
249f9f0093SYork Sun 		timeout--;
259f9f0093SYork Sun 	}
269f9f0093SYork Sun 	if (timeout <= 0)
279f9f0093SYork Sun 		puts("Error: A007865 wait for clear timeout.\n");
289f9f0093SYork Sun }
299f9f0093SYork Sun #endif /* CONFIG_SYS_FSL_ERRATUM_A008511 */
309f9f0093SYork Sun 
3134e026f9SYork Sun #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
3234e026f9SYork Sun #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
3334e026f9SYork Sun #endif
3434e026f9SYork Sun 
3534e026f9SYork Sun /*
3634e026f9SYork Sun  * regs has the to-be-set values for DDR controller registers
3734e026f9SYork Sun  * ctrl_num is the DDR controller number
3834e026f9SYork Sun  * step: 0 goes through the initialization in one pass
3934e026f9SYork Sun  *       1 sets registers and returns before enabling controller
4034e026f9SYork Sun  *       2 resumes from step 1 and continues to initialize
4134e026f9SYork Sun  * Dividing the initialization to two steps to deassert DDR reset signal
4234e026f9SYork Sun  * to comply with JEDEC specs for RDIMMs.
4334e026f9SYork Sun  */
4434e026f9SYork Sun void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
4534e026f9SYork Sun 			     unsigned int ctrl_num, int step)
4634e026f9SYork Sun {
4734e026f9SYork Sun 	unsigned int i, bus_width;
4834e026f9SYork Sun 	struct ccsr_ddr __iomem *ddr;
4934e026f9SYork Sun 	u32 temp_sdram_cfg;
5034e026f9SYork Sun 	u32 total_gb_size_per_controller;
5134e026f9SYork Sun 	int timeout;
529f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
539f9f0093SYork Sun 	u32 temp32, mr6;
547cc07998SYork Sun 	u32 vref_seq1[3] = {0x80, 0x96, 0x16};	/* for range 1 */
557cc07998SYork Sun 	u32 vref_seq2[3] = {0xc0, 0xf0, 0x70};	/* for range 2 */
567cc07998SYork Sun 	u32 *vref_seq = vref_seq1;
579f9f0093SYork Sun #endif
58*0d3972cfSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
59*0d3972cfSShengzhou Liu 	ulong ddr_freq;
60*0d3972cfSShengzhou Liu 	u32 tmp;
61*0d3972cfSShengzhou Liu #endif
624516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST
634516ff81SYork Sun 	u32 mtcr, err_detect, err_sbe;
644516ff81SYork Sun 	u32 cs0_bnds, cs1_bnds, cs2_bnds, cs3_bnds, cs0_config;
654516ff81SYork Sun #endif
664516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST
674516ff81SYork Sun 	char buffer[CONFIG_SYS_CBSIZE];
684516ff81SYork Sun #endif
6934e026f9SYork Sun 
7034e026f9SYork Sun 	switch (ctrl_num) {
7134e026f9SYork Sun 	case 0:
7234e026f9SYork Sun 		ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
7334e026f9SYork Sun 		break;
7434e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
7534e026f9SYork Sun 	case 1:
7634e026f9SYork Sun 		ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
7734e026f9SYork Sun 		break;
7834e026f9SYork Sun #endif
7934e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
8034e026f9SYork Sun 	case 2:
8134e026f9SYork Sun 		ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
8234e026f9SYork Sun 		break;
8334e026f9SYork Sun #endif
8434e026f9SYork Sun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
8534e026f9SYork Sun 	case 3:
8634e026f9SYork Sun 		ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
8734e026f9SYork Sun 		break;
8834e026f9SYork Sun #endif
8934e026f9SYork Sun 	default:
9034e026f9SYork Sun 		printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
9134e026f9SYork Sun 		return;
9234e026f9SYork Sun 	}
9334e026f9SYork Sun 
9434e026f9SYork Sun 	if (step == 2)
9534e026f9SYork Sun 		goto step2;
9634e026f9SYork Sun 
9734e026f9SYork Sun 	if (regs->ddr_eor)
9834e026f9SYork Sun 		ddr_out32(&ddr->eor, regs->ddr_eor);
9934e026f9SYork Sun 
10034e026f9SYork Sun 	ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
10134e026f9SYork Sun 
10234e026f9SYork Sun 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
10334e026f9SYork Sun 		if (i == 0) {
10434e026f9SYork Sun 			ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds);
10534e026f9SYork Sun 			ddr_out32(&ddr->cs0_config, regs->cs[i].config);
10634e026f9SYork Sun 			ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2);
10734e026f9SYork Sun 
10834e026f9SYork Sun 		} else if (i == 1) {
10934e026f9SYork Sun 			ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds);
11034e026f9SYork Sun 			ddr_out32(&ddr->cs1_config, regs->cs[i].config);
11134e026f9SYork Sun 			ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2);
11234e026f9SYork Sun 
11334e026f9SYork Sun 		} else if (i == 2) {
11434e026f9SYork Sun 			ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds);
11534e026f9SYork Sun 			ddr_out32(&ddr->cs2_config, regs->cs[i].config);
11634e026f9SYork Sun 			ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2);
11734e026f9SYork Sun 
11834e026f9SYork Sun 		} else if (i == 3) {
11934e026f9SYork Sun 			ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds);
12034e026f9SYork Sun 			ddr_out32(&ddr->cs3_config, regs->cs[i].config);
12134e026f9SYork Sun 			ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2);
12234e026f9SYork Sun 		}
12334e026f9SYork Sun 	}
12434e026f9SYork Sun 
12534e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3);
12634e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0);
12734e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1);
12834e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2);
12934e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4);
13034e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5);
13134e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg_6);
13234e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg_7);
13334e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg_8);
13434e026f9SYork Sun 	ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg_9);
13534e026f9SYork Sun 	ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
13634e026f9SYork Sun 	ddr_out32(&ddr->dq_map_0, regs->dq_map_0);
13734e026f9SYork Sun 	ddr_out32(&ddr->dq_map_1, regs->dq_map_1);
13834e026f9SYork Sun 	ddr_out32(&ddr->dq_map_2, regs->dq_map_2);
13934e026f9SYork Sun 	ddr_out32(&ddr->dq_map_3, regs->dq_map_3);
14034e026f9SYork Sun 	ddr_out32(&ddr->sdram_cfg_3, regs->ddr_sdram_cfg_3);
14134e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode);
14234e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
14334e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
14434e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
14534e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
14634e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
14734e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
14834e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
14934e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_9, regs->ddr_sdram_mode_9);
15034e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_10, regs->ddr_sdram_mode_10);
15134e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_11, regs->ddr_sdram_mode_11);
15234e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_12, regs->ddr_sdram_mode_12);
15334e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_13, regs->ddr_sdram_mode_13);
15434e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_14, regs->ddr_sdram_mode_14);
15534e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_15, regs->ddr_sdram_mode_15);
15634e026f9SYork Sun 	ddr_out32(&ddr->sdram_mode_16, regs->ddr_sdram_mode_16);
15734e026f9SYork Sun 	ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
15834e026f9SYork Sun 	ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval);
15934e026f9SYork Sun 	ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init);
16034e026f9SYork Sun 	ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
16134e026f9SYork Sun #ifndef CONFIG_SYS_FSL_DDR_EMU
16234e026f9SYork Sun 	/*
16334e026f9SYork Sun 	 * Skip these two registers if running on emulator
16434e026f9SYork Sun 	 * because emulator doesn't have skew between bytes.
16534e026f9SYork Sun 	 */
16634e026f9SYork Sun 
16734e026f9SYork Sun 	if (regs->ddr_wrlvl_cntl_2)
16834e026f9SYork Sun 		ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
16934e026f9SYork Sun 	if (regs->ddr_wrlvl_cntl_3)
17034e026f9SYork Sun 		ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
17134e026f9SYork Sun #endif
17234e026f9SYork Sun 
17334e026f9SYork Sun 	ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
17434e026f9SYork Sun 	ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
17534e026f9SYork Sun 	ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
17634e026f9SYork Sun 	ddr_out32(&ddr->ddr_sdram_rcw_3, regs->ddr_sdram_rcw_3);
17734e026f9SYork Sun 	ddr_out32(&ddr->ddr_sdram_rcw_4, regs->ddr_sdram_rcw_4);
17834e026f9SYork Sun 	ddr_out32(&ddr->ddr_sdram_rcw_5, regs->ddr_sdram_rcw_5);
17934e026f9SYork Sun 	ddr_out32(&ddr->ddr_sdram_rcw_6, regs->ddr_sdram_rcw_6);
18034e026f9SYork Sun 	ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1);
181a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP
182a7787b78STang Yuantian 	if (is_warm_boot()) {
183a7787b78STang Yuantian 		ddr_out32(&ddr->sdram_cfg_2,
184a7787b78STang Yuantian 			  regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
185a7787b78STang Yuantian 		ddr_out32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE);
186a7787b78STang Yuantian 		ddr_out32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA);
187a7787b78STang Yuantian 
188a7787b78STang Yuantian 		/* DRAM VRef will not be trained */
189a7787b78STang Yuantian 		ddr_out32(&ddr->ddr_cdr2,
190a7787b78STang Yuantian 			  regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
191a7787b78STang Yuantian 	} else
192a7787b78STang Yuantian #endif
193a7787b78STang Yuantian 	{
194a7787b78STang Yuantian 		ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
195a7787b78STang Yuantian 		ddr_out32(&ddr->init_addr, regs->ddr_init_addr);
196a7787b78STang Yuantian 		ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
19734e026f9SYork Sun 		ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2);
198a7787b78STang Yuantian 	}
19934e026f9SYork Sun 	ddr_out32(&ddr->err_disable, regs->err_disable);
20034e026f9SYork Sun 	ddr_out32(&ddr->err_int_en, regs->err_int_en);
20134e026f9SYork Sun 	for (i = 0; i < 32; i++) {
20234e026f9SYork Sun 		if (regs->debug[i]) {
20334e026f9SYork Sun 			debug("Write to debug_%d as %08x\n",
20434e026f9SYork Sun 			      i+1, regs->debug[i]);
20534e026f9SYork Sun 			ddr_out32(&ddr->debug[i], regs->debug[i]);
20634e026f9SYork Sun 		}
20734e026f9SYork Sun 	}
208dda3b610SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008378
209dda3b610SYork Sun 	/* Erratum applies when accumulated ECC is used, or DBI is enabled */
210dda3b610SYork Sun #define IS_ACC_ECC_EN(v) ((v) & 0x4)
211dda3b610SYork Sun #define IS_DBI(v) ((((v) >> 12) & 0x3) == 0x2)
212a46b1852SShengzhou Liu 	if (has_erratum_a008378()) {
213dda3b610SYork Sun 		if (IS_ACC_ECC_EN(regs->ddr_sdram_cfg) ||
214dda3b610SYork Sun 		    IS_DBI(regs->ddr_sdram_cfg_3))
215a46b1852SShengzhou Liu 			ddr_setbits32(&ddr->debug[28], 0x9 << 20);
216a46b1852SShengzhou Liu 	}
217dda3b610SYork Sun #endif
21834e026f9SYork Sun 
2199f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
2209f9f0093SYork Sun 	/* Part 1 of 2 */
2219f9f0093SYork Sun 	/* This erraum only applies to verion 5.2.0 */
2229f9f0093SYork Sun 	if (fsl_ddr_get_version(ctrl_num) == 0x50200) {
2239f9f0093SYork Sun 		/* Disable DRAM VRef training */
2249f9f0093SYork Sun 		ddr_out32(&ddr->ddr_cdr2,
2259f9f0093SYork Sun 			  regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
2269f9f0093SYork Sun 		/* Disable deskew */
2279f9f0093SYork Sun 		ddr_out32(&ddr->debug[28], 0x400);
2289f9f0093SYork Sun 		/* Disable D_INIT */
2299f9f0093SYork Sun 		ddr_out32(&ddr->sdram_cfg_2,
2309f9f0093SYork Sun 			  regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
2319f9f0093SYork Sun 		ddr_out32(&ddr->debug[25], 0x9000);
2329f9f0093SYork Sun 	}
2339f9f0093SYork Sun #endif
234*0d3972cfSShengzhou Liu 
235*0d3972cfSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
236*0d3972cfSShengzhou Liu 	ddr_freq = get_ddr_freq(ctrl_num) / 1000000;
237*0d3972cfSShengzhou Liu 	tmp = ddr_in32(&ddr->debug[28]);
238*0d3972cfSShengzhou Liu 	if (ddr_freq <= 1333)
239*0d3972cfSShengzhou Liu 		ddr_out32(&ddr->debug[28], tmp | 0x0080006a);
240*0d3972cfSShengzhou Liu 	else if (ddr_freq <= 1600)
241*0d3972cfSShengzhou Liu 		ddr_out32(&ddr->debug[28], tmp | 0x0070006f);
242*0d3972cfSShengzhou Liu 	else if (ddr_freq <= 1867)
243*0d3972cfSShengzhou Liu 		ddr_out32(&ddr->debug[28], tmp | 0x00700076);
244*0d3972cfSShengzhou Liu 	else if (ddr_freq <= 2133)
245*0d3972cfSShengzhou Liu 		ddr_out32(&ddr->debug[28], tmp | 0x0060007b);
246*0d3972cfSShengzhou Liu #endif
247*0d3972cfSShengzhou Liu 
24834e026f9SYork Sun 	/*
24934e026f9SYork Sun 	 * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
25034e026f9SYork Sun 	 * deasserted. Clocks start when any chip select is enabled and clock
25134e026f9SYork Sun 	 * control register is set. Because all DDR components are connected to
25234e026f9SYork Sun 	 * one reset signal, this needs to be done in two steps. Step 1 is to
25334e026f9SYork Sun 	 * get the clocks started. Step 2 resumes after reset signal is
25434e026f9SYork Sun 	 * deasserted.
25534e026f9SYork Sun 	 */
25634e026f9SYork Sun 	if (step == 1) {
25734e026f9SYork Sun 		udelay(200);
25834e026f9SYork Sun 		return;
25934e026f9SYork Sun 	}
26034e026f9SYork Sun 
26134e026f9SYork Sun step2:
26234e026f9SYork Sun 	/* Set, but do not enable the memory */
26334e026f9SYork Sun 	temp_sdram_cfg = regs->ddr_sdram_cfg;
26434e026f9SYork Sun 	temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
26534e026f9SYork Sun 	ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg);
26634e026f9SYork Sun 
26734e026f9SYork Sun 	/*
26834e026f9SYork Sun 	 * 500 painful micro-seconds must elapse between
26934e026f9SYork Sun 	 * the DDR clock setup and the DDR config enable.
27034e026f9SYork Sun 	 * DDR2 need 200 us, and DDR3 need 500 us from spec,
27134e026f9SYork Sun 	 * we choose the max, that is 500 us for all of case.
27234e026f9SYork Sun 	 */
27334e026f9SYork Sun 	udelay(500);
2748340e7acSYork Sun 	mb();
2758340e7acSYork Sun 	isb();
27634e026f9SYork Sun 
277a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP
278a7787b78STang Yuantian 	if (is_warm_boot()) {
279a7787b78STang Yuantian 		/* enter self-refresh */
280a7787b78STang Yuantian 		temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2);
281a7787b78STang Yuantian 		temp_sdram_cfg |= SDRAM_CFG2_FRC_SR;
282a7787b78STang Yuantian 		ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg);
283a7787b78STang Yuantian 		/* do board specific memory setup */
284a7787b78STang Yuantian 		board_mem_sleep_setup();
285a7787b78STang Yuantian 
286a7787b78STang Yuantian 		temp_sdram_cfg = (ddr_in32(&ddr->sdram_cfg) | SDRAM_CFG_BI);
287a7787b78STang Yuantian 	} else
288a7787b78STang Yuantian #endif
28934e026f9SYork Sun 		temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI;
290a7787b78STang Yuantian 	/* Let the controller go */
29134e026f9SYork Sun 	ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
2928340e7acSYork Sun 	mb();
2938340e7acSYork Sun 	isb();
29434e026f9SYork Sun 
2959f9f0093SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A008511
2969f9f0093SYork Sun 	/* Part 2 of 2 */
2979f9f0093SYork Sun 	/* This erraum only applies to verion 5.2.0 */
2989f9f0093SYork Sun 	if (fsl_ddr_get_version(ctrl_num) == 0x50200) {
2999f9f0093SYork Sun 		/* Wait for idle */
3007cc07998SYork Sun 		timeout = 40;
3019f9f0093SYork Sun 		while (!(ddr_in32(&ddr->debug[1]) & 0x2) &&
3029f9f0093SYork Sun 		       (timeout > 0)) {
3037cc07998SYork Sun 			udelay(1000);
3049f9f0093SYork Sun 			timeout--;
3059f9f0093SYork Sun 		}
3069f9f0093SYork Sun 		if (timeout <= 0) {
3079f9f0093SYork Sun 			printf("Controler %d timeout, debug_2 = %x\n",
3089f9f0093SYork Sun 			       ctrl_num, ddr_in32(&ddr->debug[1]));
3099f9f0093SYork Sun 		}
3107cc07998SYork Sun 
3117cc07998SYork Sun 		/* The vref setting sequence is different for range 2 */
3127cc07998SYork Sun 		if (regs->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2)
3137cc07998SYork Sun 			vref_seq = vref_seq2;
3147cc07998SYork Sun 
3159f9f0093SYork Sun 		/* Set VREF */
3169f9f0093SYork Sun 		for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
3179f9f0093SYork Sun 			if (!(regs->cs[i].config & SDRAM_CS_CONFIG_EN))
3189f9f0093SYork Sun 				continue;
3199f9f0093SYork Sun 
3209f9f0093SYork Sun 			mr6 = (regs->ddr_sdram_mode_10 >> 16)		|
3219f9f0093SYork Sun 				 MD_CNTL_MD_EN				|
3229f9f0093SYork Sun 				 MD_CNTL_CS_SEL(i)			|
3239f9f0093SYork Sun 				 MD_CNTL_MD_SEL(6)			|
3249f9f0093SYork Sun 				 0x00200000;
3257cc07998SYork Sun 			temp32 = mr6 | vref_seq[0];
3269f9f0093SYork Sun 			set_wait_for_bits_clear(&ddr->sdram_md_cntl,
3279f9f0093SYork Sun 						temp32, MD_CNTL_MD_EN);
3289f9f0093SYork Sun 			udelay(1);
3299f9f0093SYork Sun 			debug("MR6 = 0x%08x\n", temp32);
3307cc07998SYork Sun 			temp32 = mr6 | vref_seq[1];
3319f9f0093SYork Sun 			set_wait_for_bits_clear(&ddr->sdram_md_cntl,
3329f9f0093SYork Sun 						temp32, MD_CNTL_MD_EN);
3339f9f0093SYork Sun 			udelay(1);
3349f9f0093SYork Sun 			debug("MR6 = 0x%08x\n", temp32);
3357cc07998SYork Sun 			temp32 = mr6 | vref_seq[2];
3369f9f0093SYork Sun 			set_wait_for_bits_clear(&ddr->sdram_md_cntl,
3379f9f0093SYork Sun 						temp32, MD_CNTL_MD_EN);
3389f9f0093SYork Sun 			udelay(1);
3399f9f0093SYork Sun 			debug("MR6 = 0x%08x\n", temp32);
3409f9f0093SYork Sun 		}
3419f9f0093SYork Sun 		ddr_out32(&ddr->sdram_md_cntl, 0);
3429f9f0093SYork Sun 		ddr_out32(&ddr->debug[28], 0);		/* Enable deskew */
3439f9f0093SYork Sun 		ddr_out32(&ddr->debug[1], 0x400);	/* restart deskew */
3449f9f0093SYork Sun 		/* wait for idle */
3457cc07998SYork Sun 		timeout = 40;
3469f9f0093SYork Sun 		while (!(ddr_in32(&ddr->debug[1]) & 0x2) &&
3479f9f0093SYork Sun 		       (timeout > 0)) {
3487cc07998SYork Sun 			udelay(1000);
3499f9f0093SYork Sun 			timeout--;
3509f9f0093SYork Sun 		}
3519f9f0093SYork Sun 		if (timeout <= 0) {
3529f9f0093SYork Sun 			printf("Controler %d timeout, debug_2 = %x\n",
3539f9f0093SYork Sun 			       ctrl_num, ddr_in32(&ddr->debug[1]));
3549f9f0093SYork Sun 		}
3559f9f0093SYork Sun 		/* Restore D_INIT */
3569f9f0093SYork Sun 		ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
3579f9f0093SYork Sun 	}
3589f9f0093SYork Sun #endif /* CONFIG_SYS_FSL_ERRATUM_A008511 */
3599f9f0093SYork Sun 
36034e026f9SYork Sun 	total_gb_size_per_controller = 0;
36134e026f9SYork Sun 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
36234e026f9SYork Sun 		if (!(regs->cs[i].config & 0x80000000))
36334e026f9SYork Sun 			continue;
36434e026f9SYork Sun 		total_gb_size_per_controller += 1 << (
36534e026f9SYork Sun 			((regs->cs[i].config >> 14) & 0x3) + 2 +
36634e026f9SYork Sun 			((regs->cs[i].config >> 8) & 0x7) + 12 +
36734e026f9SYork Sun 			((regs->cs[i].config >> 4) & 0x3) + 0 +
36834e026f9SYork Sun 			((regs->cs[i].config >> 0) & 0x7) + 8 +
36934e026f9SYork Sun 			3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
37034e026f9SYork Sun 			26);			/* minus 26 (count of 64M) */
37134e026f9SYork Sun 	}
37234e026f9SYork Sun 	if (fsl_ddr_get_intl3r() & 0x80000000)	/* 3-way interleaving */
37334e026f9SYork Sun 		total_gb_size_per_controller *= 3;
37434e026f9SYork Sun 	else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */
37534e026f9SYork Sun 		total_gb_size_per_controller <<= 1;
37634e026f9SYork Sun 	/*
37734e026f9SYork Sun 	 * total memory / bus width = transactions needed
37834e026f9SYork Sun 	 * transactions needed / data rate = seconds
37934e026f9SYork Sun 	 * to add plenty of buffer, double the time
38034e026f9SYork Sun 	 * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
38134e026f9SYork Sun 	 * Let's wait for 800ms
38234e026f9SYork Sun 	 */
383f80d6472SYork Sun 	bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK)
38434e026f9SYork Sun 			>> SDRAM_CFG_DBW_SHIFT);
38534e026f9SYork Sun 	timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
38603e664d8SYork Sun 		(get_ddr_freq(ctrl_num) >> 20)) << 2;
38734e026f9SYork Sun 	total_gb_size_per_controller >>= 4;	/* shift down to gb size */
38834e026f9SYork Sun 	debug("total %d GB\n", total_gb_size_per_controller);
38934e026f9SYork Sun 	debug("Need to wait up to %d * 10ms\n", timeout);
39034e026f9SYork Sun 
39134e026f9SYork Sun 	/* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done.  */
39234e026f9SYork Sun 	while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
39334e026f9SYork Sun 		(timeout >= 0)) {
39434e026f9SYork Sun 		udelay(10000);		/* throttle polling rate */
39534e026f9SYork Sun 		timeout--;
39634e026f9SYork Sun 	}
39734e026f9SYork Sun 
39834e026f9SYork Sun 	if (timeout <= 0)
39934e026f9SYork Sun 		printf("Waiting for D_INIT timeout. Memory may not work.\n");
400a7787b78STang Yuantian #ifdef CONFIG_DEEP_SLEEP
401a7787b78STang Yuantian 	if (is_warm_boot()) {
402a7787b78STang Yuantian 		/* exit self-refresh */
403a7787b78STang Yuantian 		temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2);
404a7787b78STang Yuantian 		temp_sdram_cfg &= ~SDRAM_CFG2_FRC_SR;
405a7787b78STang Yuantian 		ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg);
406a7787b78STang Yuantian 	}
407a7787b78STang Yuantian #endif
4084516ff81SYork Sun 
4094516ff81SYork Sun #ifdef CONFIG_FSL_DDR_BIST
4104516ff81SYork Sun #define BIST_PATTERN1	0xFFFFFFFF
4114516ff81SYork Sun #define BIST_PATTERN2	0x0
4124516ff81SYork Sun #define BIST_CR		0x80010000
4134516ff81SYork Sun #define BIST_CR_EN	0x80000000
4144516ff81SYork Sun #define BIST_CR_STAT	0x00000001
4154516ff81SYork Sun #define CTLR_INTLV_MASK	0x20000000
4164516ff81SYork Sun 	/* Perform build-in test on memory. Three-way interleaving is not yet
4174516ff81SYork Sun 	 * supported by this code. */
4184516ff81SYork Sun 	if (getenv_f("ddr_bist", buffer, CONFIG_SYS_CBSIZE) >= 0) {
4194516ff81SYork Sun 		puts("Running BIST test. This will take a while...");
4204516ff81SYork Sun 		cs0_config = ddr_in32(&ddr->cs0_config);
421da305b9fSYork Sun 		cs0_bnds = ddr_in32(&ddr->cs0_bnds);
422da305b9fSYork Sun 		cs1_bnds = ddr_in32(&ddr->cs1_bnds);
423da305b9fSYork Sun 		cs2_bnds = ddr_in32(&ddr->cs2_bnds);
424da305b9fSYork Sun 		cs3_bnds = ddr_in32(&ddr->cs3_bnds);
4254516ff81SYork Sun 		if (cs0_config & CTLR_INTLV_MASK) {
4264516ff81SYork Sun 			/* set bnds to non-interleaving */
427da305b9fSYork Sun 			ddr_out32(&ddr->cs0_bnds, (cs0_bnds & 0xfffefffe) >> 1);
428da305b9fSYork Sun 			ddr_out32(&ddr->cs1_bnds, (cs1_bnds & 0xfffefffe) >> 1);
429da305b9fSYork Sun 			ddr_out32(&ddr->cs2_bnds, (cs2_bnds & 0xfffefffe) >> 1);
430da305b9fSYork Sun 			ddr_out32(&ddr->cs3_bnds, (cs3_bnds & 0xfffefffe) >> 1);
4314516ff81SYork Sun 		}
4324516ff81SYork Sun 		ddr_out32(&ddr->mtp1, BIST_PATTERN1);
4334516ff81SYork Sun 		ddr_out32(&ddr->mtp2, BIST_PATTERN1);
4344516ff81SYork Sun 		ddr_out32(&ddr->mtp3, BIST_PATTERN2);
4354516ff81SYork Sun 		ddr_out32(&ddr->mtp4, BIST_PATTERN2);
4364516ff81SYork Sun 		ddr_out32(&ddr->mtp5, BIST_PATTERN1);
4374516ff81SYork Sun 		ddr_out32(&ddr->mtp6, BIST_PATTERN1);
4384516ff81SYork Sun 		ddr_out32(&ddr->mtp7, BIST_PATTERN2);
4394516ff81SYork Sun 		ddr_out32(&ddr->mtp8, BIST_PATTERN2);
4404516ff81SYork Sun 		ddr_out32(&ddr->mtp9, BIST_PATTERN1);
4414516ff81SYork Sun 		ddr_out32(&ddr->mtp10, BIST_PATTERN2);
4424516ff81SYork Sun 		mtcr = BIST_CR;
4434516ff81SYork Sun 		ddr_out32(&ddr->mtcr, mtcr);
4444516ff81SYork Sun 		timeout = 100;
4454516ff81SYork Sun 		while (timeout > 0 && (mtcr & BIST_CR_EN)) {
4464516ff81SYork Sun 			mdelay(1000);
4474516ff81SYork Sun 			timeout--;
4484516ff81SYork Sun 			mtcr = ddr_in32(&ddr->mtcr);
4494516ff81SYork Sun 		}
4504516ff81SYork Sun 		if (timeout <= 0)
4514516ff81SYork Sun 			puts("Timeout\n");
4524516ff81SYork Sun 		else
4534516ff81SYork Sun 			puts("Done\n");
4544516ff81SYork Sun 		err_detect = ddr_in32(&ddr->err_detect);
4554516ff81SYork Sun 		err_sbe = ddr_in32(&ddr->err_sbe);
4564516ff81SYork Sun 		if (mtcr & BIST_CR_STAT) {
4574516ff81SYork Sun 			printf("BIST test failed on controller %d.\n",
4584516ff81SYork Sun 			       ctrl_num);
4594516ff81SYork Sun 		}
4604516ff81SYork Sun 		if (err_detect || (err_sbe & 0xffff)) {
4614516ff81SYork Sun 			printf("ECC error detected on controller %d.\n",
4624516ff81SYork Sun 			       ctrl_num);
4634516ff81SYork Sun 		}
4644516ff81SYork Sun 
4654516ff81SYork Sun 		if (cs0_config & CTLR_INTLV_MASK) {
4664516ff81SYork Sun 			/* restore bnds registers */
467da305b9fSYork Sun 			ddr_out32(&ddr->cs0_bnds, cs0_bnds);
468da305b9fSYork Sun 			ddr_out32(&ddr->cs1_bnds, cs1_bnds);
469da305b9fSYork Sun 			ddr_out32(&ddr->cs2_bnds, cs2_bnds);
470da305b9fSYork Sun 			ddr_out32(&ddr->cs3_bnds, cs3_bnds);
4714516ff81SYork Sun 		}
4724516ff81SYork Sun 	}
4734516ff81SYork Sun #endif
47434e026f9SYork Sun }
475