xref: /openbmc/u-boot/drivers/clk/renesas/r8a7796-cpg-mssr.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2f77b5a4cSMarek Vasut /*
3f77b5a4cSMarek Vasut  * Renesas R8A7796 CPG MSSR driver
4f77b5a4cSMarek Vasut  *
5f77b5a4cSMarek Vasut  * Copyright (C) 2017-2018 Marek Vasut <marek.vasut@gmail.com>
6f77b5a4cSMarek Vasut  *
7f77b5a4cSMarek Vasut  * Based on the following driver from Linux kernel:
8f77b5a4cSMarek Vasut  * r8a7796 Clock Pulse Generator / Module Standby and Software Reset
9f77b5a4cSMarek Vasut  *
10f77b5a4cSMarek Vasut  * Copyright (C) 2016 Glider bvba
11f77b5a4cSMarek Vasut  */
12f77b5a4cSMarek Vasut 
13f77b5a4cSMarek Vasut #include <common.h>
14f77b5a4cSMarek Vasut #include <clk-uclass.h>
15f77b5a4cSMarek Vasut #include <dm.h>
16f77b5a4cSMarek Vasut 
17f77b5a4cSMarek Vasut #include <dt-bindings/clock/r8a7796-cpg-mssr.h>
18f77b5a4cSMarek Vasut 
19f77b5a4cSMarek Vasut #include "renesas-cpg-mssr.h"
2058f1788fSMarek Vasut #include "rcar-gen3-cpg.h"
21f77b5a4cSMarek Vasut 
22f11c9679SMarek Vasut enum clk_ids {
23f11c9679SMarek Vasut 	/* Core Clock Outputs exported to DT */
24f11c9679SMarek Vasut 	LAST_DT_CORE_CLK = R8A7796_CLK_OSC,
25f11c9679SMarek Vasut 
26f11c9679SMarek Vasut 	/* External Input Clocks */
27f11c9679SMarek Vasut 	CLK_EXTAL,
28f11c9679SMarek Vasut 	CLK_EXTALR,
29f11c9679SMarek Vasut 
30f11c9679SMarek Vasut 	/* Internal Core Clocks */
31f11c9679SMarek Vasut 	CLK_MAIN,
32f11c9679SMarek Vasut 	CLK_PLL0,
33f11c9679SMarek Vasut 	CLK_PLL1,
34f11c9679SMarek Vasut 	CLK_PLL2,
35f11c9679SMarek Vasut 	CLK_PLL3,
36f11c9679SMarek Vasut 	CLK_PLL4,
37f11c9679SMarek Vasut 	CLK_PLL1_DIV2,
38f11c9679SMarek Vasut 	CLK_PLL1_DIV4,
39f11c9679SMarek Vasut 	CLK_S0,
40f11c9679SMarek Vasut 	CLK_S1,
41f11c9679SMarek Vasut 	CLK_S2,
42f11c9679SMarek Vasut 	CLK_S3,
43f11c9679SMarek Vasut 	CLK_SDSRC,
44f11c9679SMarek Vasut 	CLK_RPCSRC,
45f11c9679SMarek Vasut 	CLK_SSPSRC,
46f11c9679SMarek Vasut 	CLK_RINT,
47f11c9679SMarek Vasut 
48f11c9679SMarek Vasut 	/* Module Clocks */
49f11c9679SMarek Vasut 	MOD_CLK_BASE
50f11c9679SMarek Vasut };
51f11c9679SMarek Vasut 
52f77b5a4cSMarek Vasut static const struct cpg_core_clk r8a7796_core_clks[] = {
53f77b5a4cSMarek Vasut 	/* External Clock Inputs */
54f77b5a4cSMarek Vasut 	DEF_INPUT("extal",      CLK_EXTAL),
55f77b5a4cSMarek Vasut 	DEF_INPUT("extalr",     CLK_EXTALR),
56f77b5a4cSMarek Vasut 
57f77b5a4cSMarek Vasut 	/* Internal Core Clocks */
58f77b5a4cSMarek Vasut 	DEF_BASE(".main",       CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
59f77b5a4cSMarek Vasut 	DEF_BASE(".pll0",       CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
60f77b5a4cSMarek Vasut 	DEF_BASE(".pll1",       CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
61f77b5a4cSMarek Vasut 	DEF_BASE(".pll2",       CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
62f77b5a4cSMarek Vasut 	DEF_BASE(".pll3",       CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
63f77b5a4cSMarek Vasut 	DEF_BASE(".pll4",       CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
64f77b5a4cSMarek Vasut 
65f77b5a4cSMarek Vasut 	DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2,     CLK_PLL1,       2, 1),
66f77b5a4cSMarek Vasut 	DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4,     CLK_PLL1_DIV2,  2, 1),
67f77b5a4cSMarek Vasut 	DEF_FIXED(".s0",        CLK_S0,            CLK_PLL1_DIV2,  2, 1),
68f77b5a4cSMarek Vasut 	DEF_FIXED(".s1",        CLK_S1,            CLK_PLL1_DIV2,  3, 1),
69f77b5a4cSMarek Vasut 	DEF_FIXED(".s2",        CLK_S2,            CLK_PLL1_DIV2,  4, 1),
70f77b5a4cSMarek Vasut 	DEF_FIXED(".s3",        CLK_S3,            CLK_PLL1_DIV2,  6, 1),
71f77b5a4cSMarek Vasut 	DEF_FIXED(".sdsrc",     CLK_SDSRC,         CLK_PLL1_DIV2,  2, 1),
72f77b5a4cSMarek Vasut 	DEF_FIXED(".rpcsrc",    CLK_RPCSRC,        CLK_PLL1,       2, 1),
73f77b5a4cSMarek Vasut 
74f77b5a4cSMarek Vasut 	/* Core Clock Outputs */
75f77b5a4cSMarek Vasut 	DEF_FIXED("ztr",        R8A7796_CLK_ZTR,   CLK_PLL1_DIV2,  6, 1),
76f77b5a4cSMarek Vasut 	DEF_FIXED("ztrd2",      R8A7796_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
77f77b5a4cSMarek Vasut 	DEF_FIXED("zt",         R8A7796_CLK_ZT,    CLK_PLL1_DIV2,  4, 1),
78f77b5a4cSMarek Vasut 	DEF_FIXED("zx",         R8A7796_CLK_ZX,    CLK_PLL1_DIV2,  2, 1),
79f77b5a4cSMarek Vasut 	DEF_FIXED("s0d1",       R8A7796_CLK_S0D1,  CLK_S0,         1, 1),
80f77b5a4cSMarek Vasut 	DEF_FIXED("s0d2",       R8A7796_CLK_S0D2,  CLK_S0,         2, 1),
81f77b5a4cSMarek Vasut 	DEF_FIXED("s0d3",       R8A7796_CLK_S0D3,  CLK_S0,         3, 1),
82f77b5a4cSMarek Vasut 	DEF_FIXED("s0d4",       R8A7796_CLK_S0D4,  CLK_S0,         4, 1),
83f77b5a4cSMarek Vasut 	DEF_FIXED("s0d6",       R8A7796_CLK_S0D6,  CLK_S0,         6, 1),
84f77b5a4cSMarek Vasut 	DEF_FIXED("s0d8",       R8A7796_CLK_S0D8,  CLK_S0,         8, 1),
85f77b5a4cSMarek Vasut 	DEF_FIXED("s0d12",      R8A7796_CLK_S0D12, CLK_S0,        12, 1),
86f77b5a4cSMarek Vasut 	DEF_FIXED("s1d1",       R8A7796_CLK_S1D1,  CLK_S1,         1, 1),
87f77b5a4cSMarek Vasut 	DEF_FIXED("s1d2",       R8A7796_CLK_S1D2,  CLK_S1,         2, 1),
88f77b5a4cSMarek Vasut 	DEF_FIXED("s1d4",       R8A7796_CLK_S1D4,  CLK_S1,         4, 1),
89f77b5a4cSMarek Vasut 	DEF_FIXED("s2d1",       R8A7796_CLK_S2D1,  CLK_S2,         1, 1),
90f77b5a4cSMarek Vasut 	DEF_FIXED("s2d2",       R8A7796_CLK_S2D2,  CLK_S2,         2, 1),
91f77b5a4cSMarek Vasut 	DEF_FIXED("s2d4",       R8A7796_CLK_S2D4,  CLK_S2,         4, 1),
92f77b5a4cSMarek Vasut 	DEF_FIXED("s3d1",       R8A7796_CLK_S3D1,  CLK_S3,         1, 1),
93f77b5a4cSMarek Vasut 	DEF_FIXED("s3d2",       R8A7796_CLK_S3D2,  CLK_S3,         2, 1),
94f77b5a4cSMarek Vasut 	DEF_FIXED("s3d4",       R8A7796_CLK_S3D4,  CLK_S3,         4, 1),
95f77b5a4cSMarek Vasut 
96f77b5a4cSMarek Vasut 	DEF_GEN3_SD("sd0",      R8A7796_CLK_SD0,   CLK_SDSRC,     0x074),
97f77b5a4cSMarek Vasut 	DEF_GEN3_SD("sd1",      R8A7796_CLK_SD1,   CLK_SDSRC,     0x078),
98f77b5a4cSMarek Vasut 	DEF_GEN3_SD("sd2",      R8A7796_CLK_SD2,   CLK_SDSRC,     0x268),
99f77b5a4cSMarek Vasut 	DEF_GEN3_SD("sd3",      R8A7796_CLK_SD3,   CLK_SDSRC,     0x26c),
100f77b5a4cSMarek Vasut 
101f77b5a4cSMarek Vasut 	DEF_GEN3_RPC("rpc",     R8A7796_CLK_RPC,   CLK_RPCSRC,    0x238),
102f77b5a4cSMarek Vasut 
103f77b5a4cSMarek Vasut 	DEF_FIXED("cl",         R8A7796_CLK_CL,    CLK_PLL1_DIV2, 48, 1),
104f77b5a4cSMarek Vasut 	DEF_FIXED("cp",         R8A7796_CLK_CP,    CLK_EXTAL,      2, 1),
105f77b5a4cSMarek Vasut 
106f77b5a4cSMarek Vasut 	/* NOTE: HDMI, CSI, CAN etc. clock are missing */
107f77b5a4cSMarek Vasut 
108f77b5a4cSMarek Vasut 	DEF_BASE("r",           R8A7796_CLK_R,     CLK_TYPE_GEN3_R, CLK_RINT),
109f77b5a4cSMarek Vasut };
110f77b5a4cSMarek Vasut 
111f77b5a4cSMarek Vasut static const struct mssr_mod_clk r8a7796_mod_clks[] = {
112f77b5a4cSMarek Vasut 	DEF_MOD("scif5",		 202,	R8A7796_CLK_S3D4),
113f77b5a4cSMarek Vasut 	DEF_MOD("scif4",		 203,	R8A7796_CLK_S3D4),
114f77b5a4cSMarek Vasut 	DEF_MOD("scif3",		 204,	R8A7796_CLK_S3D4),
115f77b5a4cSMarek Vasut 	DEF_MOD("scif1",		 206,	R8A7796_CLK_S3D4),
116f77b5a4cSMarek Vasut 	DEF_MOD("scif0",		 207,	R8A7796_CLK_S3D4),
117f77b5a4cSMarek Vasut 	DEF_MOD("msiof3",		 208,	R8A7796_CLK_MSO),
118f77b5a4cSMarek Vasut 	DEF_MOD("msiof2",		 209,	R8A7796_CLK_MSO),
119f77b5a4cSMarek Vasut 	DEF_MOD("msiof1",		 210,	R8A7796_CLK_MSO),
120f77b5a4cSMarek Vasut 	DEF_MOD("msiof0",		 211,	R8A7796_CLK_MSO),
121f77b5a4cSMarek Vasut 	DEF_MOD("sys-dmac2",		 217,	R8A7796_CLK_S0D3),
122f77b5a4cSMarek Vasut 	DEF_MOD("sys-dmac1",		 218,	R8A7796_CLK_S0D3),
123f77b5a4cSMarek Vasut 	DEF_MOD("sys-dmac0",		 219,	R8A7796_CLK_S0D3),
124f77b5a4cSMarek Vasut 	DEF_MOD("cmt3",			 300,	R8A7796_CLK_R),
125f77b5a4cSMarek Vasut 	DEF_MOD("cmt2",			 301,	R8A7796_CLK_R),
126f77b5a4cSMarek Vasut 	DEF_MOD("cmt1",			 302,	R8A7796_CLK_R),
127f77b5a4cSMarek Vasut 	DEF_MOD("cmt0",			 303,	R8A7796_CLK_R),
128f77b5a4cSMarek Vasut 	DEF_MOD("scif2",		 310,	R8A7796_CLK_S3D4),
129f77b5a4cSMarek Vasut 	DEF_MOD("sdif3",		 311,	R8A7796_CLK_SD3),
130f77b5a4cSMarek Vasut 	DEF_MOD("sdif2",		 312,	R8A7796_CLK_SD2),
131f77b5a4cSMarek Vasut 	DEF_MOD("sdif1",		 313,	R8A7796_CLK_SD1),
132f77b5a4cSMarek Vasut 	DEF_MOD("sdif0",		 314,	R8A7796_CLK_SD0),
133f77b5a4cSMarek Vasut 	DEF_MOD("pcie1",		 318,	R8A7796_CLK_S3D1),
134f77b5a4cSMarek Vasut 	DEF_MOD("pcie0",		 319,	R8A7796_CLK_S3D1),
135f77b5a4cSMarek Vasut 	DEF_MOD("usb3-if0",		 328,	R8A7796_CLK_S3D1),
136f77b5a4cSMarek Vasut 	DEF_MOD("usb-dmac0",		 330,	R8A7796_CLK_S3D1),
137f77b5a4cSMarek Vasut 	DEF_MOD("usb-dmac1",		 331,	R8A7796_CLK_S3D1),
138f77b5a4cSMarek Vasut 	DEF_MOD("rwdt",			 402,	R8A7796_CLK_R),
139f77b5a4cSMarek Vasut 	DEF_MOD("intc-ex",		 407,	R8A7796_CLK_CP),
140f77b5a4cSMarek Vasut 	DEF_MOD("intc-ap",		 408,	R8A7796_CLK_S3D1),
141f77b5a4cSMarek Vasut 	DEF_MOD("audmac1",		 501,	R8A7796_CLK_S0D3),
142f77b5a4cSMarek Vasut 	DEF_MOD("audmac0",		 502,	R8A7796_CLK_S0D3),
143f77b5a4cSMarek Vasut 	DEF_MOD("drif7",		 508,	R8A7796_CLK_S3D2),
144f77b5a4cSMarek Vasut 	DEF_MOD("drif6",		 509,	R8A7796_CLK_S3D2),
145f77b5a4cSMarek Vasut 	DEF_MOD("drif5",		 510,	R8A7796_CLK_S3D2),
146f77b5a4cSMarek Vasut 	DEF_MOD("drif4",		 511,	R8A7796_CLK_S3D2),
147f77b5a4cSMarek Vasut 	DEF_MOD("drif3",		 512,	R8A7796_CLK_S3D2),
148f77b5a4cSMarek Vasut 	DEF_MOD("drif2",		 513,	R8A7796_CLK_S3D2),
149f77b5a4cSMarek Vasut 	DEF_MOD("drif1",		 514,	R8A7796_CLK_S3D2),
150f77b5a4cSMarek Vasut 	DEF_MOD("drif0",		 515,	R8A7796_CLK_S3D2),
151f77b5a4cSMarek Vasut 	DEF_MOD("hscif4",		 516,	R8A7796_CLK_S3D1),
152f77b5a4cSMarek Vasut 	DEF_MOD("hscif3",		 517,	R8A7796_CLK_S3D1),
153f77b5a4cSMarek Vasut 	DEF_MOD("hscif2",		 518,	R8A7796_CLK_S3D1),
154f77b5a4cSMarek Vasut 	DEF_MOD("hscif1",		 519,	R8A7796_CLK_S3D1),
155f77b5a4cSMarek Vasut 	DEF_MOD("hscif0",		 520,	R8A7796_CLK_S3D1),
156f77b5a4cSMarek Vasut 	DEF_MOD("thermal",		 522,	R8A7796_CLK_CP),
157f77b5a4cSMarek Vasut 	DEF_MOD("pwm",			 523,	R8A7796_CLK_S0D12),
158f77b5a4cSMarek Vasut 	DEF_MOD("fcpvd2",		 601,	R8A7796_CLK_S0D2),
159f77b5a4cSMarek Vasut 	DEF_MOD("fcpvd1",		 602,	R8A7796_CLK_S0D2),
160f77b5a4cSMarek Vasut 	DEF_MOD("fcpvd0",		 603,	R8A7796_CLK_S0D2),
161f77b5a4cSMarek Vasut 	DEF_MOD("fcpvb0",		 607,	R8A7796_CLK_S0D1),
162f77b5a4cSMarek Vasut 	DEF_MOD("fcpvi0",		 611,	R8A7796_CLK_S0D1),
163f77b5a4cSMarek Vasut 	DEF_MOD("fcpf0",		 615,	R8A7796_CLK_S0D1),
164f77b5a4cSMarek Vasut 	DEF_MOD("fcpci0",		 617,	R8A7796_CLK_S0D2),
165f77b5a4cSMarek Vasut 	DEF_MOD("fcpcs",		 619,	R8A7796_CLK_S0D2),
166f77b5a4cSMarek Vasut 	DEF_MOD("vspd2",		 621,	R8A7796_CLK_S0D2),
167f77b5a4cSMarek Vasut 	DEF_MOD("vspd1",		 622,	R8A7796_CLK_S0D2),
168f77b5a4cSMarek Vasut 	DEF_MOD("vspd0",		 623,	R8A7796_CLK_S0D2),
169f77b5a4cSMarek Vasut 	DEF_MOD("vspb",			 626,	R8A7796_CLK_S0D1),
170f77b5a4cSMarek Vasut 	DEF_MOD("vspi0",		 631,	R8A7796_CLK_S0D1),
171f77b5a4cSMarek Vasut 	DEF_MOD("ehci1",		 702,	R8A7796_CLK_S3D4),
172f77b5a4cSMarek Vasut 	DEF_MOD("ehci0",		 703,	R8A7796_CLK_S3D4),
173f77b5a4cSMarek Vasut 	DEF_MOD("hsusb",		 704,	R8A7796_CLK_S3D4),
174f77b5a4cSMarek Vasut 	DEF_MOD("csi20",		 714,	R8A7796_CLK_CSI0),
175f77b5a4cSMarek Vasut 	DEF_MOD("csi40",		 716,	R8A7796_CLK_CSI0),
176f77b5a4cSMarek Vasut 	DEF_MOD("du2",			 722,	R8A7796_CLK_S2D1),
177f77b5a4cSMarek Vasut 	DEF_MOD("du1",			 723,	R8A7796_CLK_S2D1),
178f77b5a4cSMarek Vasut 	DEF_MOD("du0",			 724,	R8A7796_CLK_S2D1),
179f77b5a4cSMarek Vasut 	DEF_MOD("lvds",			 727,	R8A7796_CLK_S2D1),
180f77b5a4cSMarek Vasut 	DEF_MOD("hdmi0",		 729,	R8A7796_CLK_HDMI),
181f77b5a4cSMarek Vasut 	DEF_MOD("vin7",			 804,	R8A7796_CLK_S0D2),
182f77b5a4cSMarek Vasut 	DEF_MOD("vin6",			 805,	R8A7796_CLK_S0D2),
183f77b5a4cSMarek Vasut 	DEF_MOD("vin5",			 806,	R8A7796_CLK_S0D2),
184f77b5a4cSMarek Vasut 	DEF_MOD("vin4",			 807,	R8A7796_CLK_S0D2),
185f77b5a4cSMarek Vasut 	DEF_MOD("vin3",			 808,	R8A7796_CLK_S0D2),
186f77b5a4cSMarek Vasut 	DEF_MOD("vin2",			 809,	R8A7796_CLK_S0D2),
187f77b5a4cSMarek Vasut 	DEF_MOD("vin1",			 810,	R8A7796_CLK_S0D2),
188f77b5a4cSMarek Vasut 	DEF_MOD("vin0",			 811,	R8A7796_CLK_S0D2),
189f77b5a4cSMarek Vasut 	DEF_MOD("etheravb",		 812,	R8A7796_CLK_S0D6),
190f77b5a4cSMarek Vasut 	DEF_MOD("imr1",			 822,	R8A7796_CLK_S0D2),
191f77b5a4cSMarek Vasut 	DEF_MOD("imr0",			 823,	R8A7796_CLK_S0D2),
192f77b5a4cSMarek Vasut 	DEF_MOD("gpio7",		 905,	R8A7796_CLK_S3D4),
193f77b5a4cSMarek Vasut 	DEF_MOD("gpio6",		 906,	R8A7796_CLK_S3D4),
194f77b5a4cSMarek Vasut 	DEF_MOD("gpio5",		 907,	R8A7796_CLK_S3D4),
195f77b5a4cSMarek Vasut 	DEF_MOD("gpio4",		 908,	R8A7796_CLK_S3D4),
196f77b5a4cSMarek Vasut 	DEF_MOD("gpio3",		 909,	R8A7796_CLK_S3D4),
197f77b5a4cSMarek Vasut 	DEF_MOD("gpio2",		 910,	R8A7796_CLK_S3D4),
198f77b5a4cSMarek Vasut 	DEF_MOD("gpio1",		 911,	R8A7796_CLK_S3D4),
199f77b5a4cSMarek Vasut 	DEF_MOD("gpio0",		 912,	R8A7796_CLK_S3D4),
200f77b5a4cSMarek Vasut 	DEF_MOD("can-fd",		 914,	R8A7796_CLK_S3D2),
201f77b5a4cSMarek Vasut 	DEF_MOD("can-if1",		 915,	R8A7796_CLK_S3D4),
202f77b5a4cSMarek Vasut 	DEF_MOD("can-if0",		 916,	R8A7796_CLK_S3D4),
203f77b5a4cSMarek Vasut 	DEF_MOD("rpc",			 917,	R8A7796_CLK_RPC),
204f77b5a4cSMarek Vasut 	DEF_MOD("i2c6",			 918,	R8A7796_CLK_S0D6),
205f77b5a4cSMarek Vasut 	DEF_MOD("i2c5",			 919,	R8A7796_CLK_S0D6),
206f77b5a4cSMarek Vasut 	DEF_MOD("i2c-dvfs",		 926,	R8A7796_CLK_CP),
207f77b5a4cSMarek Vasut 	DEF_MOD("i2c4",			 927,	R8A7796_CLK_S0D6),
208f77b5a4cSMarek Vasut 	DEF_MOD("i2c3",			 928,	R8A7796_CLK_S0D6),
209f77b5a4cSMarek Vasut 	DEF_MOD("i2c2",			 929,	R8A7796_CLK_S3D2),
210f77b5a4cSMarek Vasut 	DEF_MOD("i2c1",			 930,	R8A7796_CLK_S3D2),
211f77b5a4cSMarek Vasut 	DEF_MOD("i2c0",			 931,	R8A7796_CLK_S3D2),
212f77b5a4cSMarek Vasut 	DEF_MOD("ssi-all",		1005,	R8A7796_CLK_S3D4),
213f77b5a4cSMarek Vasut 	DEF_MOD("ssi9",			1006,	MOD_CLK_ID(1005)),
214f77b5a4cSMarek Vasut 	DEF_MOD("ssi8",			1007,	MOD_CLK_ID(1005)),
215f77b5a4cSMarek Vasut 	DEF_MOD("ssi7",			1008,	MOD_CLK_ID(1005)),
216f77b5a4cSMarek Vasut 	DEF_MOD("ssi6",			1009,	MOD_CLK_ID(1005)),
217f77b5a4cSMarek Vasut 	DEF_MOD("ssi5",			1010,	MOD_CLK_ID(1005)),
218f77b5a4cSMarek Vasut 	DEF_MOD("ssi4",			1011,	MOD_CLK_ID(1005)),
219f77b5a4cSMarek Vasut 	DEF_MOD("ssi3",			1012,	MOD_CLK_ID(1005)),
220f77b5a4cSMarek Vasut 	DEF_MOD("ssi2",			1013,	MOD_CLK_ID(1005)),
221f77b5a4cSMarek Vasut 	DEF_MOD("ssi1",			1014,	MOD_CLK_ID(1005)),
222f77b5a4cSMarek Vasut 	DEF_MOD("ssi0",			1015,	MOD_CLK_ID(1005)),
223f77b5a4cSMarek Vasut 	DEF_MOD("scu-all",		1017,	R8A7796_CLK_S3D4),
224f77b5a4cSMarek Vasut 	DEF_MOD("scu-dvc1",		1018,	MOD_CLK_ID(1017)),
225f77b5a4cSMarek Vasut 	DEF_MOD("scu-dvc0",		1019,	MOD_CLK_ID(1017)),
226f77b5a4cSMarek Vasut 	DEF_MOD("scu-ctu1-mix1",	1020,	MOD_CLK_ID(1017)),
227f77b5a4cSMarek Vasut 	DEF_MOD("scu-ctu0-mix0",	1021,	MOD_CLK_ID(1017)),
228f77b5a4cSMarek Vasut 	DEF_MOD("scu-src9",		1022,	MOD_CLK_ID(1017)),
229f77b5a4cSMarek Vasut 	DEF_MOD("scu-src8",		1023,	MOD_CLK_ID(1017)),
230f77b5a4cSMarek Vasut 	DEF_MOD("scu-src7",		1024,	MOD_CLK_ID(1017)),
231f77b5a4cSMarek Vasut 	DEF_MOD("scu-src6",		1025,	MOD_CLK_ID(1017)),
232f77b5a4cSMarek Vasut 	DEF_MOD("scu-src5",		1026,	MOD_CLK_ID(1017)),
233f77b5a4cSMarek Vasut 	DEF_MOD("scu-src4",		1027,	MOD_CLK_ID(1017)),
234f77b5a4cSMarek Vasut 	DEF_MOD("scu-src3",		1028,	MOD_CLK_ID(1017)),
235f77b5a4cSMarek Vasut 	DEF_MOD("scu-src2",		1029,	MOD_CLK_ID(1017)),
236f77b5a4cSMarek Vasut 	DEF_MOD("scu-src1",		1030,	MOD_CLK_ID(1017)),
237f77b5a4cSMarek Vasut 	DEF_MOD("scu-src0",		1031,	MOD_CLK_ID(1017)),
238f77b5a4cSMarek Vasut };
239f77b5a4cSMarek Vasut 
2407c885563SMarek Vasut /*
2417c885563SMarek Vasut  * CPG Clock Data
2427c885563SMarek Vasut  */
2437c885563SMarek Vasut 
2447c885563SMarek Vasut /*
2457c885563SMarek Vasut  *   MD		EXTAL		PLL0	PLL1	PLL2	PLL3	PLL4
2467c885563SMarek Vasut  * 14 13 19 17	(MHz)
2477c885563SMarek Vasut  *-------------------------------------------------------------------
2487c885563SMarek Vasut  * 0  0  0  0	16.66 x 1	x180	x192	x144	x192	x144
2497c885563SMarek Vasut  * 0  0  0  1	16.66 x 1	x180	x192	x144	x128	x144
2507c885563SMarek Vasut  * 0  0  1  0	Prohibited setting
2517c885563SMarek Vasut  * 0  0  1  1	16.66 x 1	x180	x192	x144	x192	x144
2527c885563SMarek Vasut  * 0  1  0  0	20    x 1	x150	x160	x120	x160	x120
2537c885563SMarek Vasut  * 0  1  0  1	20    x 1	x150	x160	x120	x106	x120
2547c885563SMarek Vasut  * 0  1  1  0	Prohibited setting
2557c885563SMarek Vasut  * 0  1  1  1	20    x 1	x150	x160	x120	x160	x120
2567c885563SMarek Vasut  * 1  0  0  0	25    x 1	x120	x128	x96	x128	x96
2577c885563SMarek Vasut  * 1  0  0  1	25    x 1	x120	x128	x96	x84	x96
2587c885563SMarek Vasut  * 1  0  1  0	Prohibited setting
2597c885563SMarek Vasut  * 1  0  1  1	25    x 1	x120	x128	x96	x128	x96
2607c885563SMarek Vasut  * 1  1  0  0	33.33 / 2	x180	x192	x144	x192	x144
2617c885563SMarek Vasut  * 1  1  0  1	33.33 / 2	x180	x192	x144	x128	x144
2627c885563SMarek Vasut  * 1  1  1  0	Prohibited setting
2637c885563SMarek Vasut  * 1  1  1  1	33.33 / 2	x180	x192	x144	x192	x144
2647c885563SMarek Vasut  */
2657c885563SMarek Vasut #define CPG_PLL_CONFIG_INDEX(md)	((((md) & BIT(14)) >> 11) | \
2667c885563SMarek Vasut 					 (((md) & BIT(13)) >> 11) | \
2677c885563SMarek Vasut 					 (((md) & BIT(19)) >> 18) | \
2687c885563SMarek Vasut 					 (((md) & BIT(17)) >> 17))
2697c885563SMarek Vasut 
2707c885563SMarek Vasut static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] = {
2717c885563SMarek Vasut 	/* EXTAL div	PLL1 mult/div	PLL3 mult/div */
2727c885563SMarek Vasut 	{ 1,		192,	1,	192,	1,	},
2737c885563SMarek Vasut 	{ 1,		192,	1,	128,	1,	},
2747c885563SMarek Vasut 	{ 0, /* Prohibited setting */			},
2757c885563SMarek Vasut 	{ 1,		192,	1,	192,	1,	},
2767c885563SMarek Vasut 	{ 1,		160,	1,	160,	1,	},
2777c885563SMarek Vasut 	{ 1,		160,	1,	106,	1,	},
2787c885563SMarek Vasut 	{ 0, /* Prohibited setting */			},
2797c885563SMarek Vasut 	{ 1,		160,	1,	160,	1,	},
2807c885563SMarek Vasut 	{ 1,		128,	1,	128,	1,	},
2817c885563SMarek Vasut 	{ 1,		128,	1,	84,	1,	},
2827c885563SMarek Vasut 	{ 0, /* Prohibited setting */			},
2837c885563SMarek Vasut 	{ 1,		128,	1,	128,	1,	},
2847c885563SMarek Vasut 	{ 2,		192,	1,	192,	1,	},
2857c885563SMarek Vasut 	{ 2,		192,	1,	128,	1,	},
2867c885563SMarek Vasut 	{ 0, /* Prohibited setting */			},
2877c885563SMarek Vasut 	{ 2,		192,	1,	192,	1,	},
2887c885563SMarek Vasut };
2897c885563SMarek Vasut 
290f77b5a4cSMarek Vasut static const struct mstp_stop_table r8a7796_mstp_table[] = {
291ff50b323SMarek Vasut 	{ 0x00200000, 0x0, 0x00200000, 0 },
292ff50b323SMarek Vasut 	{ 0xFFFFFFFF, 0x0, 0xFFFFFFFF, 0 },
293ff50b323SMarek Vasut 	{ 0x340E2FDC, 0x2040, 0x340E2FDC, 0 },
294ff50b323SMarek Vasut 	{ 0xFFFFFFDF, 0x400, 0xFFFFFFDF, 0 },
295ff50b323SMarek Vasut 	{ 0x80000184, 0x180, 0x80000184, 0 },
296ff50b323SMarek Vasut 	{ 0xC3FFFFFF, 0x0, 0xC3FFFFFF, 0 },
297ff50b323SMarek Vasut 	{ 0xFFFFFFFF, 0x0, 0xFFFFFFFF, 0 },
298ff50b323SMarek Vasut 	{ 0xFFFFFFFF, 0x0, 0xFFFFFFFF, 0 },
299ff50b323SMarek Vasut 	{ 0x01F1FFF7, 0x0, 0x01F1FFF7, 0 },
300ff50b323SMarek Vasut 	{ 0xFFFFFFFE, 0x0, 0xFFFFFFFE, 0 },
301ff50b323SMarek Vasut 	{ 0xFFFEFFE0, 0x0, 0xFFFEFFE0, 0 },
302ff50b323SMarek Vasut 	{ 0x000000B7, 0x0, 0x000000B7, 0 },
303f77b5a4cSMarek Vasut };
304f77b5a4cSMarek Vasut 
r8a7796_get_pll_config(const u32 cpg_mode)3057c885563SMarek Vasut static const void *r8a7796_get_pll_config(const u32 cpg_mode)
3067c885563SMarek Vasut {
3077c885563SMarek Vasut 	return &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
3087c885563SMarek Vasut }
3097c885563SMarek Vasut 
310f77b5a4cSMarek Vasut static const struct cpg_mssr_info r8a7796_cpg_mssr_info = {
311f77b5a4cSMarek Vasut 	.core_clk		= r8a7796_core_clks,
312f77b5a4cSMarek Vasut 	.core_clk_size		= ARRAY_SIZE(r8a7796_core_clks),
313f77b5a4cSMarek Vasut 	.mod_clk		= r8a7796_mod_clks,
314f77b5a4cSMarek Vasut 	.mod_clk_size		= ARRAY_SIZE(r8a7796_mod_clks),
315f77b5a4cSMarek Vasut 	.mstp_table		= r8a7796_mstp_table,
316f77b5a4cSMarek Vasut 	.mstp_table_size	= ARRAY_SIZE(r8a7796_mstp_table),
317f77b5a4cSMarek Vasut 	.reset_node		= "renesas,r8a7796-rst",
318f77b5a4cSMarek Vasut 	.extalr_node		= "extalr",
319f11c9679SMarek Vasut 	.mod_clk_base		= MOD_CLK_BASE,
320f11c9679SMarek Vasut 	.clk_extal_id		= CLK_EXTAL,
321f11c9679SMarek Vasut 	.clk_extalr_id		= CLK_EXTALR,
3227c885563SMarek Vasut 	.get_pll_config		= r8a7796_get_pll_config,
323f77b5a4cSMarek Vasut };
324f77b5a4cSMarek Vasut 
325c6d99986SMarek Vasut static const struct cpg_mssr_info r8a77965_cpg_mssr_info = {
326c6d99986SMarek Vasut 	.core_clk		= r8a7796_core_clks,
327c6d99986SMarek Vasut 	.core_clk_size		= ARRAY_SIZE(r8a7796_core_clks),
328c6d99986SMarek Vasut 	.mod_clk		= r8a7796_mod_clks,
329c6d99986SMarek Vasut 	.mod_clk_size		= ARRAY_SIZE(r8a7796_mod_clks),
330c6d99986SMarek Vasut 	.mstp_table		= r8a7796_mstp_table,
331c6d99986SMarek Vasut 	.mstp_table_size	= ARRAY_SIZE(r8a7796_mstp_table),
332c6d99986SMarek Vasut 	.reset_node		= "renesas,r8a77965-rst",
333c6d99986SMarek Vasut 	.extalr_node		= "extalr",
334c6d99986SMarek Vasut 	.mod_clk_base		= MOD_CLK_BASE,
335c6d99986SMarek Vasut 	.clk_extal_id		= CLK_EXTAL,
336c6d99986SMarek Vasut 	.clk_extalr_id		= CLK_EXTALR,
337c6d99986SMarek Vasut 	.get_pll_config		= r8a7796_get_pll_config,
338c6d99986SMarek Vasut };
339c6d99986SMarek Vasut 
340f77b5a4cSMarek Vasut static const struct udevice_id r8a7796_clk_ids[] = {
341f77b5a4cSMarek Vasut 	{
342f77b5a4cSMarek Vasut 		.compatible	= "renesas,r8a7796-cpg-mssr",
343f77b5a4cSMarek Vasut 		.data		= (ulong)&r8a7796_cpg_mssr_info,
344f77b5a4cSMarek Vasut 	},
345c6d99986SMarek Vasut 	{
346c6d99986SMarek Vasut 		.compatible	= "renesas,r8a77965-cpg-mssr",
347c6d99986SMarek Vasut 		.data		= (ulong)&r8a77965_cpg_mssr_info,
348c6d99986SMarek Vasut 	},
349f77b5a4cSMarek Vasut 	{ }
350f77b5a4cSMarek Vasut };
351f77b5a4cSMarek Vasut 
352f77b5a4cSMarek Vasut U_BOOT_DRIVER(clk_r8a7796) = {
353f77b5a4cSMarek Vasut 	.name		= "clk_r8a7796",
354f77b5a4cSMarek Vasut 	.id		= UCLASS_CLK,
355f77b5a4cSMarek Vasut 	.of_match	= r8a7796_clk_ids,
356f77b5a4cSMarek Vasut 	.priv_auto_alloc_size = sizeof(struct gen3_clk_priv),
357f77b5a4cSMarek Vasut 	.ops		= &gen3_clk_ops,
358f77b5a4cSMarek Vasut 	.probe		= gen3_clk_probe,
359f77b5a4cSMarek Vasut 	.remove		= gen3_clk_remove,
360f77b5a4cSMarek Vasut };
361