1f77b5a4cSMarek Vasut /* 2f77b5a4cSMarek Vasut * Renesas R8A7795 CPG MSSR driver 3f77b5a4cSMarek Vasut * 4f77b5a4cSMarek Vasut * Copyright (C) 2017-2018 Marek Vasut <marek.vasut@gmail.com> 5f77b5a4cSMarek Vasut * 6f77b5a4cSMarek Vasut * Based on the following driver from Linux kernel: 7f77b5a4cSMarek Vasut * r8a7796 Clock Pulse Generator / Module Standby and Software Reset 8f77b5a4cSMarek Vasut * 9f77b5a4cSMarek Vasut * Copyright (C) 2016 Glider bvba 10f77b5a4cSMarek Vasut * 11f77b5a4cSMarek Vasut * SPDX-License-Identifier: GPL-2.0+ 12f77b5a4cSMarek Vasut */ 13f77b5a4cSMarek Vasut 14f77b5a4cSMarek Vasut #include <common.h> 15f77b5a4cSMarek Vasut #include <clk-uclass.h> 16f77b5a4cSMarek Vasut #include <dm.h> 17f77b5a4cSMarek Vasut 18f77b5a4cSMarek Vasut #include <dt-bindings/clock/r8a7795-cpg-mssr.h> 19f77b5a4cSMarek Vasut 20f77b5a4cSMarek Vasut #include "renesas-cpg-mssr.h" 21f77b5a4cSMarek Vasut 22*f11c9679SMarek Vasut enum clk_ids { 23*f11c9679SMarek Vasut /* Core Clock Outputs exported to DT */ 24*f11c9679SMarek Vasut LAST_DT_CORE_CLK = R8A7795_CLK_S0D12, 25*f11c9679SMarek Vasut 26*f11c9679SMarek Vasut /* External Input Clocks */ 27*f11c9679SMarek Vasut CLK_EXTAL, 28*f11c9679SMarek Vasut CLK_EXTALR, 29*f11c9679SMarek Vasut 30*f11c9679SMarek Vasut /* Internal Core Clocks */ 31*f11c9679SMarek Vasut CLK_MAIN, 32*f11c9679SMarek Vasut CLK_PLL0, 33*f11c9679SMarek Vasut CLK_PLL1, 34*f11c9679SMarek Vasut CLK_PLL2, 35*f11c9679SMarek Vasut CLK_PLL3, 36*f11c9679SMarek Vasut CLK_PLL4, 37*f11c9679SMarek Vasut CLK_PLL1_DIV2, 38*f11c9679SMarek Vasut CLK_PLL1_DIV4, 39*f11c9679SMarek Vasut CLK_S0, 40*f11c9679SMarek Vasut CLK_S1, 41*f11c9679SMarek Vasut CLK_S2, 42*f11c9679SMarek Vasut CLK_S3, 43*f11c9679SMarek Vasut CLK_SDSRC, 44*f11c9679SMarek Vasut CLK_RPCSRC, 45*f11c9679SMarek Vasut CLK_SSPSRC, 46*f11c9679SMarek Vasut CLK_RINT, 47*f11c9679SMarek Vasut 48*f11c9679SMarek Vasut /* Module Clocks */ 49*f11c9679SMarek Vasut MOD_CLK_BASE 50*f11c9679SMarek Vasut }; 51*f11c9679SMarek Vasut 52f77b5a4cSMarek Vasut static const struct cpg_core_clk r8a7795_core_clks[] = { 53f77b5a4cSMarek Vasut /* External Clock Inputs */ 54f77b5a4cSMarek Vasut DEF_INPUT("extal", CLK_EXTAL), 55f77b5a4cSMarek Vasut DEF_INPUT("extalr", CLK_EXTALR), 56f77b5a4cSMarek Vasut 57f77b5a4cSMarek Vasut /* Internal Core Clocks */ 58f77b5a4cSMarek Vasut DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL), 59f77b5a4cSMarek Vasut DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN), 60f77b5a4cSMarek Vasut DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN), 61f77b5a4cSMarek Vasut DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN), 62f77b5a4cSMarek Vasut DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 63f77b5a4cSMarek Vasut DEF_BASE(".pll4", CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN), 64f77b5a4cSMarek Vasut 65f77b5a4cSMarek Vasut DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1), 66f77b5a4cSMarek Vasut DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1), 67f77b5a4cSMarek Vasut DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1), 68f77b5a4cSMarek Vasut DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 3, 1), 69f77b5a4cSMarek Vasut DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 4, 1), 70f77b5a4cSMarek Vasut DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 6, 1), 71f77b5a4cSMarek Vasut DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1_DIV2, 2, 1), 72f77b5a4cSMarek Vasut DEF_FIXED(".rpcsrc", CLK_RPCSRC, CLK_PLL1, 2, 1), 73f77b5a4cSMarek Vasut 74f77b5a4cSMarek Vasut /* Core Clock Outputs */ 75f77b5a4cSMarek Vasut DEF_FIXED("ztr", R8A7795_CLK_ZTR, CLK_PLL1_DIV2, 6, 1), 76f77b5a4cSMarek Vasut DEF_FIXED("ztrd2", R8A7795_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1), 77f77b5a4cSMarek Vasut DEF_FIXED("zt", R8A7795_CLK_ZT, CLK_PLL1_DIV2, 4, 1), 78f77b5a4cSMarek Vasut DEF_FIXED("zx", R8A7795_CLK_ZX, CLK_PLL1_DIV2, 2, 1), 79f77b5a4cSMarek Vasut DEF_FIXED("s0d1", R8A7795_CLK_S0D1, CLK_S0, 1, 1), 80f77b5a4cSMarek Vasut DEF_FIXED("s0d2", R8A7795_CLK_S0D2, CLK_S0, 2, 1), 81f77b5a4cSMarek Vasut DEF_FIXED("s0d3", R8A7795_CLK_S0D3, CLK_S0, 3, 1), 82f77b5a4cSMarek Vasut DEF_FIXED("s0d4", R8A7795_CLK_S0D4, CLK_S0, 4, 1), 83f77b5a4cSMarek Vasut DEF_FIXED("s0d6", R8A7795_CLK_S0D6, CLK_S0, 6, 1), 84f77b5a4cSMarek Vasut DEF_FIXED("s0d8", R8A7795_CLK_S0D8, CLK_S0, 8, 1), 85f77b5a4cSMarek Vasut DEF_FIXED("s0d12", R8A7795_CLK_S0D12, CLK_S0, 12, 1), 86f77b5a4cSMarek Vasut DEF_FIXED("s1d1", R8A7795_CLK_S1D1, CLK_S1, 1, 1), 87f77b5a4cSMarek Vasut DEF_FIXED("s1d2", R8A7795_CLK_S1D2, CLK_S1, 2, 1), 88f77b5a4cSMarek Vasut DEF_FIXED("s1d4", R8A7795_CLK_S1D4, CLK_S1, 4, 1), 89f77b5a4cSMarek Vasut DEF_FIXED("s2d1", R8A7795_CLK_S2D1, CLK_S2, 1, 1), 90f77b5a4cSMarek Vasut DEF_FIXED("s2d2", R8A7795_CLK_S2D2, CLK_S2, 2, 1), 91f77b5a4cSMarek Vasut DEF_FIXED("s2d4", R8A7795_CLK_S2D4, CLK_S2, 4, 1), 92f77b5a4cSMarek Vasut DEF_FIXED("s3d1", R8A7795_CLK_S3D1, CLK_S3, 1, 1), 93f77b5a4cSMarek Vasut DEF_FIXED("s3d2", R8A7795_CLK_S3D2, CLK_S3, 2, 1), 94f77b5a4cSMarek Vasut DEF_FIXED("s3d4", R8A7795_CLK_S3D4, CLK_S3, 4, 1), 95f77b5a4cSMarek Vasut 96f77b5a4cSMarek Vasut DEF_GEN3_SD("sd0", R8A7795_CLK_SD0, CLK_SDSRC, 0x074), 97f77b5a4cSMarek Vasut DEF_GEN3_SD("sd1", R8A7795_CLK_SD1, CLK_SDSRC, 0x078), 98f77b5a4cSMarek Vasut DEF_GEN3_SD("sd2", R8A7795_CLK_SD2, CLK_SDSRC, 0x268), 99f77b5a4cSMarek Vasut DEF_GEN3_SD("sd3", R8A7795_CLK_SD3, CLK_SDSRC, 0x26c), 100f77b5a4cSMarek Vasut 101f77b5a4cSMarek Vasut DEF_GEN3_RPC("rpc", R8A7795_CLK_RPC, CLK_RPCSRC, 0x238), 102f77b5a4cSMarek Vasut 103f77b5a4cSMarek Vasut DEF_FIXED("cl", R8A7795_CLK_CL, CLK_PLL1_DIV2, 48, 1), 104f77b5a4cSMarek Vasut DEF_FIXED("cp", R8A7795_CLK_CP, CLK_EXTAL, 2, 1), 105f77b5a4cSMarek Vasut 106f77b5a4cSMarek Vasut /* NOTE: HDMI, CSI, CAN etc. clock are missing */ 107f77b5a4cSMarek Vasut 108f77b5a4cSMarek Vasut DEF_BASE("r", R8A7795_CLK_R, CLK_TYPE_GEN3_R, CLK_RINT), 109f77b5a4cSMarek Vasut }; 110f77b5a4cSMarek Vasut 111f77b5a4cSMarek Vasut static const struct mssr_mod_clk r8a7795_mod_clks[] = { 112f77b5a4cSMarek Vasut DEF_MOD("fdp1-2", 117, R8A7795_CLK_S2D1), /* ES1.x */ 113f77b5a4cSMarek Vasut DEF_MOD("fdp1-1", 118, R8A7795_CLK_S0D1), 114f77b5a4cSMarek Vasut DEF_MOD("fdp1-0", 119, R8A7795_CLK_S0D1), 115f77b5a4cSMarek Vasut DEF_MOD("scif5", 202, R8A7795_CLK_S3D4), 116f77b5a4cSMarek Vasut DEF_MOD("scif4", 203, R8A7795_CLK_S3D4), 117f77b5a4cSMarek Vasut DEF_MOD("scif3", 204, R8A7795_CLK_S3D4), 118f77b5a4cSMarek Vasut DEF_MOD("scif1", 206, R8A7795_CLK_S3D4), 119f77b5a4cSMarek Vasut DEF_MOD("scif0", 207, R8A7795_CLK_S3D4), 120f77b5a4cSMarek Vasut DEF_MOD("msiof3", 208, R8A7795_CLK_MSO), 121f77b5a4cSMarek Vasut DEF_MOD("msiof2", 209, R8A7795_CLK_MSO), 122f77b5a4cSMarek Vasut DEF_MOD("msiof1", 210, R8A7795_CLK_MSO), 123f77b5a4cSMarek Vasut DEF_MOD("msiof0", 211, R8A7795_CLK_MSO), 124f77b5a4cSMarek Vasut DEF_MOD("sys-dmac2", 217, R8A7795_CLK_S0D3), 125f77b5a4cSMarek Vasut DEF_MOD("sys-dmac1", 218, R8A7795_CLK_S0D3), 126f77b5a4cSMarek Vasut DEF_MOD("sys-dmac0", 219, R8A7795_CLK_S0D3), 127f77b5a4cSMarek Vasut DEF_MOD("cmt3", 300, R8A7795_CLK_R), 128f77b5a4cSMarek Vasut DEF_MOD("cmt2", 301, R8A7795_CLK_R), 129f77b5a4cSMarek Vasut DEF_MOD("cmt1", 302, R8A7795_CLK_R), 130f77b5a4cSMarek Vasut DEF_MOD("cmt0", 303, R8A7795_CLK_R), 131f77b5a4cSMarek Vasut DEF_MOD("scif2", 310, R8A7795_CLK_S3D4), 132f77b5a4cSMarek Vasut DEF_MOD("sdif3", 311, R8A7795_CLK_SD3), 133f77b5a4cSMarek Vasut DEF_MOD("sdif2", 312, R8A7795_CLK_SD2), 134f77b5a4cSMarek Vasut DEF_MOD("sdif1", 313, R8A7795_CLK_SD1), 135f77b5a4cSMarek Vasut DEF_MOD("sdif0", 314, R8A7795_CLK_SD0), 136f77b5a4cSMarek Vasut DEF_MOD("pcie1", 318, R8A7795_CLK_S3D1), 137f77b5a4cSMarek Vasut DEF_MOD("pcie0", 319, R8A7795_CLK_S3D1), 138f77b5a4cSMarek Vasut DEF_MOD("usb-dmac30", 326, R8A7795_CLK_S3D1), 139f77b5a4cSMarek Vasut DEF_MOD("usb3-if1", 327, R8A7795_CLK_S3D1), /* ES1.x */ 140f77b5a4cSMarek Vasut DEF_MOD("usb3-if0", 328, R8A7795_CLK_S3D1), 141f77b5a4cSMarek Vasut DEF_MOD("usb-dmac31", 329, R8A7795_CLK_S3D1), 142f77b5a4cSMarek Vasut DEF_MOD("usb-dmac0", 330, R8A7795_CLK_S3D1), 143f77b5a4cSMarek Vasut DEF_MOD("usb-dmac1", 331, R8A7795_CLK_S3D1), 144f77b5a4cSMarek Vasut DEF_MOD("rwdt", 402, R8A7795_CLK_R), 145f77b5a4cSMarek Vasut DEF_MOD("intc-ex", 407, R8A7795_CLK_CP), 146f77b5a4cSMarek Vasut DEF_MOD("intc-ap", 408, R8A7795_CLK_S3D1), 147f77b5a4cSMarek Vasut DEF_MOD("audmac1", 501, R8A7795_CLK_S0D3), 148f77b5a4cSMarek Vasut DEF_MOD("audmac0", 502, R8A7795_CLK_S0D3), 149f77b5a4cSMarek Vasut DEF_MOD("drif7", 508, R8A7795_CLK_S3D2), 150f77b5a4cSMarek Vasut DEF_MOD("drif6", 509, R8A7795_CLK_S3D2), 151f77b5a4cSMarek Vasut DEF_MOD("drif5", 510, R8A7795_CLK_S3D2), 152f77b5a4cSMarek Vasut DEF_MOD("drif4", 511, R8A7795_CLK_S3D2), 153f77b5a4cSMarek Vasut DEF_MOD("drif3", 512, R8A7795_CLK_S3D2), 154f77b5a4cSMarek Vasut DEF_MOD("drif2", 513, R8A7795_CLK_S3D2), 155f77b5a4cSMarek Vasut DEF_MOD("drif1", 514, R8A7795_CLK_S3D2), 156f77b5a4cSMarek Vasut DEF_MOD("drif0", 515, R8A7795_CLK_S3D2), 157f77b5a4cSMarek Vasut DEF_MOD("hscif4", 516, R8A7795_CLK_S3D1), 158f77b5a4cSMarek Vasut DEF_MOD("hscif3", 517, R8A7795_CLK_S3D1), 159f77b5a4cSMarek Vasut DEF_MOD("hscif2", 518, R8A7795_CLK_S3D1), 160f77b5a4cSMarek Vasut DEF_MOD("hscif1", 519, R8A7795_CLK_S3D1), 161f77b5a4cSMarek Vasut DEF_MOD("hscif0", 520, R8A7795_CLK_S3D1), 162f77b5a4cSMarek Vasut DEF_MOD("thermal", 522, R8A7795_CLK_CP), 163f77b5a4cSMarek Vasut DEF_MOD("pwm", 523, R8A7795_CLK_S0D12), 164f77b5a4cSMarek Vasut DEF_MOD("fcpvd3", 600, R8A7795_CLK_S2D1), /* ES1.x */ 165f77b5a4cSMarek Vasut DEF_MOD("fcpvd2", 601, R8A7795_CLK_S0D2), 166f77b5a4cSMarek Vasut DEF_MOD("fcpvd1", 602, R8A7795_CLK_S0D2), 167f77b5a4cSMarek Vasut DEF_MOD("fcpvd0", 603, R8A7795_CLK_S0D2), 168f77b5a4cSMarek Vasut DEF_MOD("fcpvb1", 606, R8A7795_CLK_S0D1), 169f77b5a4cSMarek Vasut DEF_MOD("fcpvb0", 607, R8A7795_CLK_S0D1), 170f77b5a4cSMarek Vasut DEF_MOD("fcpvi2", 609, R8A7795_CLK_S2D1), /* ES1.x */ 171f77b5a4cSMarek Vasut DEF_MOD("fcpvi1", 610, R8A7795_CLK_S0D1), 172f77b5a4cSMarek Vasut DEF_MOD("fcpvi0", 611, R8A7795_CLK_S0D1), 173f77b5a4cSMarek Vasut DEF_MOD("fcpf2", 613, R8A7795_CLK_S2D1), /* ES1.x */ 174f77b5a4cSMarek Vasut DEF_MOD("fcpf1", 614, R8A7795_CLK_S0D1), 175f77b5a4cSMarek Vasut DEF_MOD("fcpf0", 615, R8A7795_CLK_S0D1), 176f77b5a4cSMarek Vasut DEF_MOD("fcpci1", 616, R8A7795_CLK_S2D1), /* ES1.x */ 177f77b5a4cSMarek Vasut DEF_MOD("fcpci0", 617, R8A7795_CLK_S2D1), /* ES1.x */ 178f77b5a4cSMarek Vasut DEF_MOD("fcpcs", 619, R8A7795_CLK_S0D1), 179f77b5a4cSMarek Vasut DEF_MOD("vspd3", 620, R8A7795_CLK_S2D1), /* ES1.x */ 180f77b5a4cSMarek Vasut DEF_MOD("vspd2", 621, R8A7795_CLK_S0D2), 181f77b5a4cSMarek Vasut DEF_MOD("vspd1", 622, R8A7795_CLK_S0D2), 182f77b5a4cSMarek Vasut DEF_MOD("vspd0", 623, R8A7795_CLK_S0D2), 183f77b5a4cSMarek Vasut DEF_MOD("vspbc", 624, R8A7795_CLK_S0D1), 184f77b5a4cSMarek Vasut DEF_MOD("vspbd", 626, R8A7795_CLK_S0D1), 185f77b5a4cSMarek Vasut DEF_MOD("vspi2", 629, R8A7795_CLK_S2D1), /* ES1.x */ 186f77b5a4cSMarek Vasut DEF_MOD("vspi1", 630, R8A7795_CLK_S0D1), 187f77b5a4cSMarek Vasut DEF_MOD("vspi0", 631, R8A7795_CLK_S0D1), 188f77b5a4cSMarek Vasut DEF_MOD("ehci3", 700, R8A7795_CLK_S3D4), 189f77b5a4cSMarek Vasut DEF_MOD("ehci2", 701, R8A7795_CLK_S3D4), 190f77b5a4cSMarek Vasut DEF_MOD("ehci1", 702, R8A7795_CLK_S3D4), 191f77b5a4cSMarek Vasut DEF_MOD("ehci0", 703, R8A7795_CLK_S3D4), 192f77b5a4cSMarek Vasut DEF_MOD("hsusb", 704, R8A7795_CLK_S3D4), 193f77b5a4cSMarek Vasut DEF_MOD("hsusb3", 705, R8A7795_CLK_S3D4), 194f77b5a4cSMarek Vasut DEF_MOD("csi21", 713, R8A7795_CLK_CSI0), /* ES1.x */ 195f77b5a4cSMarek Vasut DEF_MOD("csi20", 714, R8A7795_CLK_CSI0), 196f77b5a4cSMarek Vasut DEF_MOD("csi41", 715, R8A7795_CLK_CSI0), 197f77b5a4cSMarek Vasut DEF_MOD("csi40", 716, R8A7795_CLK_CSI0), 198f77b5a4cSMarek Vasut DEF_MOD("du3", 721, R8A7795_CLK_S2D1), 199f77b5a4cSMarek Vasut DEF_MOD("du2", 722, R8A7795_CLK_S2D1), 200f77b5a4cSMarek Vasut DEF_MOD("du1", 723, R8A7795_CLK_S2D1), 201f77b5a4cSMarek Vasut DEF_MOD("du0", 724, R8A7795_CLK_S2D1), 202f77b5a4cSMarek Vasut DEF_MOD("lvds", 727, R8A7795_CLK_S0D4), 203f77b5a4cSMarek Vasut DEF_MOD("hdmi1", 728, R8A7795_CLK_HDMI), 204f77b5a4cSMarek Vasut DEF_MOD("hdmi0", 729, R8A7795_CLK_HDMI), 205f77b5a4cSMarek Vasut DEF_MOD("vin7", 804, R8A7795_CLK_S0D2), 206f77b5a4cSMarek Vasut DEF_MOD("vin6", 805, R8A7795_CLK_S0D2), 207f77b5a4cSMarek Vasut DEF_MOD("vin5", 806, R8A7795_CLK_S0D2), 208f77b5a4cSMarek Vasut DEF_MOD("vin4", 807, R8A7795_CLK_S0D2), 209f77b5a4cSMarek Vasut DEF_MOD("vin3", 808, R8A7795_CLK_S0D2), 210f77b5a4cSMarek Vasut DEF_MOD("vin2", 809, R8A7795_CLK_S0D2), 211f77b5a4cSMarek Vasut DEF_MOD("vin1", 810, R8A7795_CLK_S0D2), 212f77b5a4cSMarek Vasut DEF_MOD("vin0", 811, R8A7795_CLK_S0D2), 213f77b5a4cSMarek Vasut DEF_MOD("etheravb", 812, R8A7795_CLK_S0D6), 214f77b5a4cSMarek Vasut DEF_MOD("sata0", 815, R8A7795_CLK_S3D2), 215f77b5a4cSMarek Vasut DEF_MOD("imr3", 820, R8A7795_CLK_S0D2), 216f77b5a4cSMarek Vasut DEF_MOD("imr2", 821, R8A7795_CLK_S0D2), 217f77b5a4cSMarek Vasut DEF_MOD("imr1", 822, R8A7795_CLK_S0D2), 218f77b5a4cSMarek Vasut DEF_MOD("imr0", 823, R8A7795_CLK_S0D2), 219f77b5a4cSMarek Vasut DEF_MOD("gpio7", 905, R8A7795_CLK_S3D4), 220f77b5a4cSMarek Vasut DEF_MOD("gpio6", 906, R8A7795_CLK_S3D4), 221f77b5a4cSMarek Vasut DEF_MOD("gpio5", 907, R8A7795_CLK_S3D4), 222f77b5a4cSMarek Vasut DEF_MOD("gpio4", 908, R8A7795_CLK_S3D4), 223f77b5a4cSMarek Vasut DEF_MOD("gpio3", 909, R8A7795_CLK_S3D4), 224f77b5a4cSMarek Vasut DEF_MOD("gpio2", 910, R8A7795_CLK_S3D4), 225f77b5a4cSMarek Vasut DEF_MOD("gpio1", 911, R8A7795_CLK_S3D4), 226f77b5a4cSMarek Vasut DEF_MOD("gpio0", 912, R8A7795_CLK_S3D4), 227f77b5a4cSMarek Vasut DEF_MOD("can-fd", 914, R8A7795_CLK_S3D2), 228f77b5a4cSMarek Vasut DEF_MOD("can-if1", 915, R8A7795_CLK_S3D4), 229f77b5a4cSMarek Vasut DEF_MOD("can-if0", 916, R8A7795_CLK_S3D4), 230f77b5a4cSMarek Vasut DEF_MOD("rpc", 917, R8A7795_CLK_RPC), 231f77b5a4cSMarek Vasut DEF_MOD("i2c6", 918, R8A7795_CLK_S0D6), 232f77b5a4cSMarek Vasut DEF_MOD("i2c5", 919, R8A7795_CLK_S0D6), 233f77b5a4cSMarek Vasut DEF_MOD("i2c-dvfs", 926, R8A7795_CLK_CP), 234f77b5a4cSMarek Vasut DEF_MOD("i2c4", 927, R8A7795_CLK_S0D6), 235f77b5a4cSMarek Vasut DEF_MOD("i2c3", 928, R8A7795_CLK_S0D6), 236f77b5a4cSMarek Vasut DEF_MOD("i2c2", 929, R8A7795_CLK_S3D2), 237f77b5a4cSMarek Vasut DEF_MOD("i2c1", 930, R8A7795_CLK_S3D2), 238f77b5a4cSMarek Vasut DEF_MOD("i2c0", 931, R8A7795_CLK_S3D2), 239f77b5a4cSMarek Vasut DEF_MOD("ssi-all", 1005, R8A7795_CLK_S3D4), 240f77b5a4cSMarek Vasut DEF_MOD("ssi9", 1006, MOD_CLK_ID(1005)), 241f77b5a4cSMarek Vasut DEF_MOD("ssi8", 1007, MOD_CLK_ID(1005)), 242f77b5a4cSMarek Vasut DEF_MOD("ssi7", 1008, MOD_CLK_ID(1005)), 243f77b5a4cSMarek Vasut DEF_MOD("ssi6", 1009, MOD_CLK_ID(1005)), 244f77b5a4cSMarek Vasut DEF_MOD("ssi5", 1010, MOD_CLK_ID(1005)), 245f77b5a4cSMarek Vasut DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)), 246f77b5a4cSMarek Vasut DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)), 247f77b5a4cSMarek Vasut DEF_MOD("ssi2", 1013, MOD_CLK_ID(1005)), 248f77b5a4cSMarek Vasut DEF_MOD("ssi1", 1014, MOD_CLK_ID(1005)), 249f77b5a4cSMarek Vasut DEF_MOD("ssi0", 1015, MOD_CLK_ID(1005)), 250f77b5a4cSMarek Vasut DEF_MOD("scu-all", 1017, R8A7795_CLK_S3D4), 251f77b5a4cSMarek Vasut DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)), 252f77b5a4cSMarek Vasut DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)), 253f77b5a4cSMarek Vasut DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)), 254f77b5a4cSMarek Vasut DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)), 255f77b5a4cSMarek Vasut DEF_MOD("scu-src9", 1022, MOD_CLK_ID(1017)), 256f77b5a4cSMarek Vasut DEF_MOD("scu-src8", 1023, MOD_CLK_ID(1017)), 257f77b5a4cSMarek Vasut DEF_MOD("scu-src7", 1024, MOD_CLK_ID(1017)), 258f77b5a4cSMarek Vasut DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)), 259f77b5a4cSMarek Vasut DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)), 260f77b5a4cSMarek Vasut DEF_MOD("scu-src4", 1027, MOD_CLK_ID(1017)), 261f77b5a4cSMarek Vasut DEF_MOD("scu-src3", 1028, MOD_CLK_ID(1017)), 262f77b5a4cSMarek Vasut DEF_MOD("scu-src2", 1029, MOD_CLK_ID(1017)), 263f77b5a4cSMarek Vasut DEF_MOD("scu-src1", 1030, MOD_CLK_ID(1017)), 264f77b5a4cSMarek Vasut DEF_MOD("scu-src0", 1031, MOD_CLK_ID(1017)), 265f77b5a4cSMarek Vasut }; 266f77b5a4cSMarek Vasut 267f77b5a4cSMarek Vasut static const struct mstp_stop_table r8a7795_mstp_table[] = { 268f77b5a4cSMarek Vasut { 0x00640800, 0x0 }, { 0xF3EE9390, 0x0 }, 269f77b5a4cSMarek Vasut { 0x340FAFDC, 0x2040 }, { 0xD80C7CDF, 0x400 }, 270f77b5a4cSMarek Vasut { 0x80000184, 0x180 }, { 0x40BFFF46, 0x0 }, 271f77b5a4cSMarek Vasut { 0xE5FBEECF, 0x0 }, { 0x39FFFF0E, 0x0 }, 272f77b5a4cSMarek Vasut { 0x01F19FF4, 0x0 }, { 0xFFDFFFFF, 0x0 }, 273f77b5a4cSMarek Vasut { 0xFFFEFFE0, 0x0 }, { 0x00000000, 0x0 }, 274f77b5a4cSMarek Vasut }; 275f77b5a4cSMarek Vasut 276f77b5a4cSMarek Vasut static const struct cpg_mssr_info r8a7795_cpg_mssr_info = { 277f77b5a4cSMarek Vasut .core_clk = r8a7795_core_clks, 278f77b5a4cSMarek Vasut .core_clk_size = ARRAY_SIZE(r8a7795_core_clks), 279f77b5a4cSMarek Vasut .mod_clk = r8a7795_mod_clks, 280f77b5a4cSMarek Vasut .mod_clk_size = ARRAY_SIZE(r8a7795_mod_clks), 281f77b5a4cSMarek Vasut .mstp_table = r8a7795_mstp_table, 282f77b5a4cSMarek Vasut .mstp_table_size = ARRAY_SIZE(r8a7795_mstp_table), 283f77b5a4cSMarek Vasut .reset_node = "renesas,r8a7795-rst", 284f77b5a4cSMarek Vasut .extalr_node = "extalr", 285*f11c9679SMarek Vasut .mod_clk_base = MOD_CLK_BASE, 286*f11c9679SMarek Vasut .clk_extal_id = CLK_EXTAL, 287*f11c9679SMarek Vasut .clk_extalr_id = CLK_EXTALR, 288f77b5a4cSMarek Vasut }; 289f77b5a4cSMarek Vasut 290f77b5a4cSMarek Vasut static const struct udevice_id r8a7795_clk_ids[] = { 291f77b5a4cSMarek Vasut { 292f77b5a4cSMarek Vasut .compatible = "renesas,r8a7795-cpg-mssr", 293f77b5a4cSMarek Vasut .data = (ulong)&r8a7795_cpg_mssr_info 294f77b5a4cSMarek Vasut }, 295f77b5a4cSMarek Vasut { } 296f77b5a4cSMarek Vasut }; 297f77b5a4cSMarek Vasut 298f77b5a4cSMarek Vasut U_BOOT_DRIVER(clk_r8a7795) = { 299f77b5a4cSMarek Vasut .name = "clk_r8a7795", 300f77b5a4cSMarek Vasut .id = UCLASS_CLK, 301f77b5a4cSMarek Vasut .of_match = r8a7795_clk_ids, 302f77b5a4cSMarek Vasut .priv_auto_alloc_size = sizeof(struct gen3_clk_priv), 303f77b5a4cSMarek Vasut .ops = &gen3_clk_ops, 304f77b5a4cSMarek Vasut .probe = gen3_clk_probe, 305f77b5a4cSMarek Vasut .remove = gen3_clk_remove, 306f77b5a4cSMarek Vasut }; 307