xref: /openbmc/u-boot/drivers/clk/mpc83xx_clk.c (revision 4e710ebb4463c8e031eb269c012fbadb2479608b)
1*07d538d2SMario Six // SPDX-License-Identifier: GPL-2.0+
2*07d538d2SMario Six /*
3*07d538d2SMario Six  * (C) Copyright 2017
4*07d538d2SMario Six  * Mario Six, Guntermann & Drunck GmbH, mario.six@gdsys.cc
5*07d538d2SMario Six  */
6*07d538d2SMario Six 
7*07d538d2SMario Six #include <common.h>
8*07d538d2SMario Six #include <clk-uclass.h>
9*07d538d2SMario Six #include <dm.h>
10*07d538d2SMario Six #include <dm/lists.h>
11*07d538d2SMario Six #include <dt-bindings/clk/mpc83xx-clk.h>
12*07d538d2SMario Six #include <asm/arch/soc.h>
13*07d538d2SMario Six 
14*07d538d2SMario Six #include "mpc83xx_clk.h"
15*07d538d2SMario Six 
16*07d538d2SMario Six DECLARE_GLOBAL_DATA_PTR;
17*07d538d2SMario Six 
18*07d538d2SMario Six /**
19*07d538d2SMario Six  * struct mpc83xx_clk_priv - Private data structure for the MPC83xx clock
20*07d538d2SMario Six  *			     driver
21*07d538d2SMario Six  * @speed: Array containing the speed values of all system clocks (initialized
22*07d538d2SMario Six  *	   once, then only read back)
23*07d538d2SMario Six  */
24*07d538d2SMario Six struct mpc83xx_clk_priv {
25*07d538d2SMario Six 	u32 speed[MPC83XX_CLK_COUNT];
26*07d538d2SMario Six };
27*07d538d2SMario Six 
28*07d538d2SMario Six /**
29*07d538d2SMario Six  * is_clk_valid() - Check if clock ID is valid for given clock device
30*07d538d2SMario Six  * @clk: The clock device for which to check a clock ID
31*07d538d2SMario Six  * @id:  The clock ID to check
32*07d538d2SMario Six  *
33*07d538d2SMario Six  * Return: true if clock ID is valid for clock device, false if not
34*07d538d2SMario Six  */
is_clk_valid(struct udevice * clk,int id)35*07d538d2SMario Six static inline bool is_clk_valid(struct udevice *clk, int id)
36*07d538d2SMario Six {
37*07d538d2SMario Six 	ulong type = dev_get_driver_data(clk);
38*07d538d2SMario Six 
39*07d538d2SMario Six 	switch (id) {
40*07d538d2SMario Six 	case MPC83XX_CLK_MEM:
41*07d538d2SMario Six 		return true;
42*07d538d2SMario Six 	case MPC83XX_CLK_MEM_SEC:
43*07d538d2SMario Six 		return type == SOC_MPC8360;
44*07d538d2SMario Six 	case MPC83XX_CLK_ENC:
45*07d538d2SMario Six 		return (type == SOC_MPC8308) || (type == SOC_MPC8309);
46*07d538d2SMario Six 	case MPC83XX_CLK_I2C1:
47*07d538d2SMario Six 		return true;
48*07d538d2SMario Six 	case MPC83XX_CLK_TDM:
49*07d538d2SMario Six 		return type == SOC_MPC8315;
50*07d538d2SMario Six 	case MPC83XX_CLK_SDHC:
51*07d538d2SMario Six 		return mpc83xx_has_sdhc(type);
52*07d538d2SMario Six 	case MPC83XX_CLK_TSEC1:
53*07d538d2SMario Six 	case MPC83XX_CLK_TSEC2:
54*07d538d2SMario Six 		return mpc83xx_has_tsec(type);
55*07d538d2SMario Six 	case MPC83XX_CLK_USBDR:
56*07d538d2SMario Six 		return type == SOC_MPC8360;
57*07d538d2SMario Six 	case MPC83XX_CLK_USBMPH:
58*07d538d2SMario Six 		return type == SOC_MPC8349;
59*07d538d2SMario Six 	case MPC83XX_CLK_PCIEXP1:
60*07d538d2SMario Six 		return mpc83xx_has_pcie1(type);
61*07d538d2SMario Six 	case MPC83XX_CLK_PCIEXP2:
62*07d538d2SMario Six 		return mpc83xx_has_pcie2(type);
63*07d538d2SMario Six 	case MPC83XX_CLK_SATA:
64*07d538d2SMario Six 		return mpc83xx_has_sata(type);
65*07d538d2SMario Six 	case MPC83XX_CLK_DMAC:
66*07d538d2SMario Six 		return (type == SOC_MPC8308) || (type == SOC_MPC8309);
67*07d538d2SMario Six 	case MPC83XX_CLK_PCI:
68*07d538d2SMario Six 		return mpc83xx_has_pci(type);
69*07d538d2SMario Six 	case MPC83XX_CLK_CSB:
70*07d538d2SMario Six 		return true;
71*07d538d2SMario Six 	case MPC83XX_CLK_I2C2:
72*07d538d2SMario Six 		return mpc83xx_has_second_i2c(type);
73*07d538d2SMario Six 	case MPC83XX_CLK_QE:
74*07d538d2SMario Six 	case MPC83XX_CLK_BRG:
75*07d538d2SMario Six 		return mpc83xx_has_quicc_engine(type) && (type != SOC_MPC8309);
76*07d538d2SMario Six 	case MPC83XX_CLK_LCLK:
77*07d538d2SMario Six 	case MPC83XX_CLK_LBIU:
78*07d538d2SMario Six 	case MPC83XX_CLK_CORE:
79*07d538d2SMario Six 		return true;
80*07d538d2SMario Six 	}
81*07d538d2SMario Six 
82*07d538d2SMario Six 	return false;
83*07d538d2SMario Six }
84*07d538d2SMario Six 
85*07d538d2SMario Six /**
86*07d538d2SMario Six  * init_single_clk() - Initialize a clock with a given ID
87*07d538d2SMario Six  * @dev: The clock device for which to initialize the clock
88*07d538d2SMario Six  * @clk: The clock ID
89*07d538d2SMario Six  *
90*07d538d2SMario Six  * The clock speed is read from the hardware's registers, and stored in the
91*07d538d2SMario Six  * private data structure of the driver. From there it is only retrieved, and
92*07d538d2SMario Six  * not set.
93*07d538d2SMario Six  *
94*07d538d2SMario Six  * Return: 0 if OK, -ve on error
95*07d538d2SMario Six  */
init_single_clk(struct udevice * dev,int clk)96*07d538d2SMario Six static int init_single_clk(struct udevice *dev, int clk)
97*07d538d2SMario Six {
98*07d538d2SMario Six 	struct mpc83xx_clk_priv *priv = dev_get_priv(dev);
99*07d538d2SMario Six 	immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
100*07d538d2SMario Six 	ulong type = dev_get_driver_data(dev);
101*07d538d2SMario Six 	struct clk_mode mode;
102*07d538d2SMario Six 	ulong mask;
103*07d538d2SMario Six 	u32 csb_clk = get_csb_clk(im);
104*07d538d2SMario Six 	int ret;
105*07d538d2SMario Six 
106*07d538d2SMario Six 	ret = retrieve_mode(clk, type, &mode);
107*07d538d2SMario Six 	if (ret) {
108*07d538d2SMario Six 		debug("%s: Could not retrieve mode for clk %d (ret = %d)\n",
109*07d538d2SMario Six 		      dev->name, clk, ret);
110*07d538d2SMario Six 		return ret;
111*07d538d2SMario Six 	}
112*07d538d2SMario Six 
113*07d538d2SMario Six 	if (mode.type == TYPE_INVALID) {
114*07d538d2SMario Six 		debug("%s: clock %d invalid\n", dev->name, clk);
115*07d538d2SMario Six 		return -EINVAL;
116*07d538d2SMario Six 	}
117*07d538d2SMario Six 
118*07d538d2SMario Six 	if (mode.type == TYPE_SCCR_STANDARD) {
119*07d538d2SMario Six 		mask = GENMASK(31 - mode.low, 31 - mode.high);
120*07d538d2SMario Six 
121*07d538d2SMario Six 		switch (sccr_field(im, mask)) {
122*07d538d2SMario Six 		case 0:
123*07d538d2SMario Six 			priv->speed[clk] = 0;
124*07d538d2SMario Six 			break;
125*07d538d2SMario Six 		case 1:
126*07d538d2SMario Six 			priv->speed[clk] = csb_clk;
127*07d538d2SMario Six 			break;
128*07d538d2SMario Six 		case 2:
129*07d538d2SMario Six 			priv->speed[clk] = csb_clk / 2;
130*07d538d2SMario Six 			break;
131*07d538d2SMario Six 		case 3:
132*07d538d2SMario Six 			priv->speed[clk] = csb_clk / 3;
133*07d538d2SMario Six 			break;
134*07d538d2SMario Six 		default:
135*07d538d2SMario Six 			priv->speed[clk] = 0;
136*07d538d2SMario Six 		}
137*07d538d2SMario Six 
138*07d538d2SMario Six 		return 0;
139*07d538d2SMario Six 	}
140*07d538d2SMario Six 
141*07d538d2SMario Six 	if (mode.type == TYPE_SPMR_DIRECT_MULTIPLY) {
142*07d538d2SMario Six 		mask = GENMASK(31 - mode.low, 31 - mode.high);
143*07d538d2SMario Six 
144*07d538d2SMario Six 		priv->speed[clk] = csb_clk * (1 + sccr_field(im, mask));
145*07d538d2SMario Six 		return 0;
146*07d538d2SMario Six 	}
147*07d538d2SMario Six 
148*07d538d2SMario Six 	if (clk == MPC83XX_CLK_CSB || clk == MPC83XX_CLK_I2C2) {
149*07d538d2SMario Six 		priv->speed[clk] = csb_clk; /* i2c-2 clk is equal to csb clk */
150*07d538d2SMario Six 		return 0;
151*07d538d2SMario Six 	}
152*07d538d2SMario Six 
153*07d538d2SMario Six 	if (clk == MPC83XX_CLK_QE || clk == MPC83XX_CLK_BRG) {
154*07d538d2SMario Six 		u32 pci_sync_in = get_pci_sync_in(im);
155*07d538d2SMario Six 		u32 qepmf = spmr_field(im, SPMR_CEPMF);
156*07d538d2SMario Six 		u32 qepdf = spmr_field(im, SPMR_CEPDF);
157*07d538d2SMario Six 		u32 qe_clk = (pci_sync_in * qepmf) / (1 + qepdf);
158*07d538d2SMario Six 
159*07d538d2SMario Six 		if (clk == MPC83XX_CLK_QE)
160*07d538d2SMario Six 			priv->speed[clk] = qe_clk;
161*07d538d2SMario Six 		else
162*07d538d2SMario Six 			priv->speed[clk] = qe_clk / 2;
163*07d538d2SMario Six 
164*07d538d2SMario Six 		return 0;
165*07d538d2SMario Six 	}
166*07d538d2SMario Six 
167*07d538d2SMario Six 	if (clk == MPC83XX_CLK_LCLK || clk == MPC83XX_CLK_LBIU) {
168*07d538d2SMario Six 		u32 lbiu_clk = csb_clk *
169*07d538d2SMario Six 			(1 + spmr_field(im, SPMR_LBIUCM));
170*07d538d2SMario Six 		u32 clkdiv = lcrr_field(im, LCRR_CLKDIV);
171*07d538d2SMario Six 
172*07d538d2SMario Six 		if (clk == MPC83XX_CLK_LBIU)
173*07d538d2SMario Six 			priv->speed[clk] = lbiu_clk;
174*07d538d2SMario Six 
175*07d538d2SMario Six 		switch (clkdiv) {
176*07d538d2SMario Six 		case 2:
177*07d538d2SMario Six 		case 4:
178*07d538d2SMario Six 		case 8:
179*07d538d2SMario Six 			priv->speed[clk] = lbiu_clk / clkdiv;
180*07d538d2SMario Six 			break;
181*07d538d2SMario Six 		default:
182*07d538d2SMario Six 			/* unknown lcrr */
183*07d538d2SMario Six 			priv->speed[clk] = 0;
184*07d538d2SMario Six 		}
185*07d538d2SMario Six 
186*07d538d2SMario Six 		return 0;
187*07d538d2SMario Six 	}
188*07d538d2SMario Six 
189*07d538d2SMario Six 	if (clk == MPC83XX_CLK_CORE) {
190*07d538d2SMario Six 		u8 corepll = spmr_field(im, SPMR_COREPLL);
191*07d538d2SMario Six 		u32 corecnf_tab_index = ((corepll & 0x1F) << 2) |
192*07d538d2SMario Six 					((corepll & 0x60) >> 5);
193*07d538d2SMario Six 
194*07d538d2SMario Six 		if (corecnf_tab_index > (ARRAY_SIZE(corecnf_tab))) {
195*07d538d2SMario Six 			debug("%s: Core configuration index %02x too high; possible wrong value",
196*07d538d2SMario Six 			      dev->name, corecnf_tab_index);
197*07d538d2SMario Six 			return -EINVAL;
198*07d538d2SMario Six 		}
199*07d538d2SMario Six 
200*07d538d2SMario Six 		switch (corecnf_tab[corecnf_tab_index].core_csb_ratio) {
201*07d538d2SMario Six 		case RAT_BYP:
202*07d538d2SMario Six 		case RAT_1_TO_1:
203*07d538d2SMario Six 			priv->speed[clk] = csb_clk;
204*07d538d2SMario Six 			break;
205*07d538d2SMario Six 		case RAT_1_5_TO_1:
206*07d538d2SMario Six 			priv->speed[clk] = (3 * csb_clk) / 2;
207*07d538d2SMario Six 			break;
208*07d538d2SMario Six 		case RAT_2_TO_1:
209*07d538d2SMario Six 			priv->speed[clk] = 2 * csb_clk;
210*07d538d2SMario Six 			break;
211*07d538d2SMario Six 		case RAT_2_5_TO_1:
212*07d538d2SMario Six 			priv->speed[clk] = (5 * csb_clk) / 2;
213*07d538d2SMario Six 			break;
214*07d538d2SMario Six 		case RAT_3_TO_1:
215*07d538d2SMario Six 			priv->speed[clk] = 3 * csb_clk;
216*07d538d2SMario Six 			break;
217*07d538d2SMario Six 		default:
218*07d538d2SMario Six 			/* unknown core to csb ratio */
219*07d538d2SMario Six 			priv->speed[clk] = 0;
220*07d538d2SMario Six 		}
221*07d538d2SMario Six 
222*07d538d2SMario Six 		return 0;
223*07d538d2SMario Six 	}
224*07d538d2SMario Six 
225*07d538d2SMario Six 	/* Unknown clk value -> error */
226*07d538d2SMario Six 	debug("%s: clock %d invalid\n", dev->name, clk);
227*07d538d2SMario Six 	return -EINVAL;
228*07d538d2SMario Six }
229*07d538d2SMario Six 
230*07d538d2SMario Six /**
231*07d538d2SMario Six  * init_all_clks() - Initialize all clocks of a clock device
232*07d538d2SMario Six  * @dev: The clock device whose clocks should be initialized
233*07d538d2SMario Six  *
234*07d538d2SMario Six  * Return: 0 if OK, -ve on error
235*07d538d2SMario Six  */
init_all_clks(struct udevice * dev)236*07d538d2SMario Six static inline int init_all_clks(struct udevice *dev)
237*07d538d2SMario Six {
238*07d538d2SMario Six 	int i;
239*07d538d2SMario Six 
240*07d538d2SMario Six 	for (i = 0; i < MPC83XX_CLK_COUNT; i++) {
241*07d538d2SMario Six 		int ret;
242*07d538d2SMario Six 
243*07d538d2SMario Six 		if (!is_clk_valid(dev, i))
244*07d538d2SMario Six 			continue;
245*07d538d2SMario Six 
246*07d538d2SMario Six 		ret = init_single_clk(dev, i);
247*07d538d2SMario Six 		if (ret) {
248*07d538d2SMario Six 			debug("%s: Failed to initialize %s clock\n",
249*07d538d2SMario Six 			      dev->name, names[i]);
250*07d538d2SMario Six 			return ret;
251*07d538d2SMario Six 		}
252*07d538d2SMario Six 	}
253*07d538d2SMario Six 
254*07d538d2SMario Six 	return 0;
255*07d538d2SMario Six }
256*07d538d2SMario Six 
mpc83xx_clk_request(struct clk * clock)257*07d538d2SMario Six static int mpc83xx_clk_request(struct clk *clock)
258*07d538d2SMario Six {
259*07d538d2SMario Six 	/* Reject requests of clocks that are not available */
260*07d538d2SMario Six 	if (is_clk_valid(clock->dev, clock->id))
261*07d538d2SMario Six 		return 0;
262*07d538d2SMario Six 	else
263*07d538d2SMario Six 		return -ENODEV;
264*07d538d2SMario Six }
265*07d538d2SMario Six 
mpc83xx_clk_get_rate(struct clk * clk)266*07d538d2SMario Six static ulong mpc83xx_clk_get_rate(struct clk *clk)
267*07d538d2SMario Six {
268*07d538d2SMario Six 	struct mpc83xx_clk_priv *priv = dev_get_priv(clk->dev);
269*07d538d2SMario Six 
270*07d538d2SMario Six 	if (clk->id >= MPC83XX_CLK_COUNT) {
271*07d538d2SMario Six 		debug("%s: clock index %lu invalid\n", __func__, clk->id);
272*07d538d2SMario Six 		return 0;
273*07d538d2SMario Six 	}
274*07d538d2SMario Six 
275*07d538d2SMario Six 	return priv->speed[clk->id];
276*07d538d2SMario Six }
277*07d538d2SMario Six 
get_clocks(void)278*07d538d2SMario Six int get_clocks(void)
279*07d538d2SMario Six {
280*07d538d2SMario Six 	/* Empty implementation to keep the prototype in common.h happy */
281*07d538d2SMario Six 	return 0;
282*07d538d2SMario Six }
283*07d538d2SMario Six 
get_serial_clock(void)284*07d538d2SMario Six int get_serial_clock(void)
285*07d538d2SMario Six {
286*07d538d2SMario Six 	struct mpc83xx_clk_priv *priv;
287*07d538d2SMario Six 	struct udevice *clk;
288*07d538d2SMario Six 	int ret;
289*07d538d2SMario Six 
290*07d538d2SMario Six 	ret = uclass_first_device_err(UCLASS_CLK, &clk);
291*07d538d2SMario Six 	if (ret) {
292*07d538d2SMario Six 		debug("%s: Could not get clock device\n", __func__);
293*07d538d2SMario Six 		return ret;
294*07d538d2SMario Six 	}
295*07d538d2SMario Six 
296*07d538d2SMario Six 	priv = dev_get_priv(clk);
297*07d538d2SMario Six 
298*07d538d2SMario Six 	return priv->speed[MPC83XX_CLK_CSB];
299*07d538d2SMario Six }
300*07d538d2SMario Six 
301*07d538d2SMario Six const struct clk_ops mpc83xx_clk_ops = {
302*07d538d2SMario Six 	.request = mpc83xx_clk_request,
303*07d538d2SMario Six 	.get_rate = mpc83xx_clk_get_rate,
304*07d538d2SMario Six };
305*07d538d2SMario Six 
306*07d538d2SMario Six static const struct udevice_id mpc83xx_clk_match[] = {
307*07d538d2SMario Six 	{ .compatible = "fsl,mpc8308-clk", .data = SOC_MPC8308 },
308*07d538d2SMario Six 	{ .compatible = "fsl,mpc8309-clk", .data = SOC_MPC8309 },
309*07d538d2SMario Six 	{ .compatible = "fsl,mpc8313-clk", .data = SOC_MPC8313 },
310*07d538d2SMario Six 	{ .compatible = "fsl,mpc8315-clk", .data = SOC_MPC8315 },
311*07d538d2SMario Six 	{ .compatible = "fsl,mpc832x-clk", .data = SOC_MPC832X },
312*07d538d2SMario Six 	{ .compatible = "fsl,mpc8349-clk", .data = SOC_MPC8349 },
313*07d538d2SMario Six 	{ .compatible = "fsl,mpc8360-clk", .data = SOC_MPC8360 },
314*07d538d2SMario Six 	{ .compatible = "fsl,mpc8379-clk", .data = SOC_MPC8379 },
315*07d538d2SMario Six 	{ /* sentinel */ }
316*07d538d2SMario Six };
317*07d538d2SMario Six 
mpc83xx_clk_probe(struct udevice * dev)318*07d538d2SMario Six static int mpc83xx_clk_probe(struct udevice *dev)
319*07d538d2SMario Six {
320*07d538d2SMario Six 	struct mpc83xx_clk_priv *priv = dev_get_priv(dev);
321*07d538d2SMario Six 	ulong type;
322*07d538d2SMario Six 	int ret;
323*07d538d2SMario Six 
324*07d538d2SMario Six 	ret = init_all_clks(dev);
325*07d538d2SMario Six 	if (ret) {
326*07d538d2SMario Six 		debug("%s: Could not initialize all clocks (ret = %d)\n",
327*07d538d2SMario Six 		      dev->name, ret);
328*07d538d2SMario Six 		return ret;
329*07d538d2SMario Six 	}
330*07d538d2SMario Six 
331*07d538d2SMario Six 	type = dev_get_driver_data(dev);
332*07d538d2SMario Six 
333*07d538d2SMario Six 	if (mpc83xx_has_sdhc(type))
334*07d538d2SMario Six 		gd->arch.sdhc_clk = priv->speed[MPC83XX_CLK_SDHC];
335*07d538d2SMario Six 
336*07d538d2SMario Six 	gd->arch.core_clk = priv->speed[MPC83XX_CLK_CORE];
337*07d538d2SMario Six 	gd->arch.i2c1_clk = priv->speed[MPC83XX_CLK_I2C1];
338*07d538d2SMario Six 	if (mpc83xx_has_second_i2c(type))
339*07d538d2SMario Six 		gd->arch.i2c2_clk = priv->speed[MPC83XX_CLK_I2C2];
340*07d538d2SMario Six 
341*07d538d2SMario Six 	gd->mem_clk = priv->speed[MPC83XX_CLK_MEM];
342*07d538d2SMario Six 
343*07d538d2SMario Six 	if (mpc83xx_has_pci(type))
344*07d538d2SMario Six 		gd->pci_clk = priv->speed[MPC83XX_CLK_PCI];
345*07d538d2SMario Six 
346*07d538d2SMario Six 	gd->cpu_clk = priv->speed[MPC83XX_CLK_CORE];
347*07d538d2SMario Six 	gd->bus_clk = priv->speed[MPC83XX_CLK_CSB];
348*07d538d2SMario Six 
349*07d538d2SMario Six 	return 0;
350*07d538d2SMario Six }
351*07d538d2SMario Six 
mpc83xx_clk_bind(struct udevice * dev)352*07d538d2SMario Six static int mpc83xx_clk_bind(struct udevice *dev)
353*07d538d2SMario Six {
354*07d538d2SMario Six 	int ret;
355*07d538d2SMario Six 	struct udevice *sys_child;
356*07d538d2SMario Six 
357*07d538d2SMario Six 	/*
358*07d538d2SMario Six 	 * Since there is no corresponding device tree entry, and since the
359*07d538d2SMario Six 	 * clock driver has to be present in either case, bind the sysreset
360*07d538d2SMario Six 	 * driver here.
361*07d538d2SMario Six 	 */
362*07d538d2SMario Six 	ret = device_bind_driver(dev, "mpc83xx_sysreset", "sysreset",
363*07d538d2SMario Six 				 &sys_child);
364*07d538d2SMario Six 	if (ret)
365*07d538d2SMario Six 		debug("%s: No sysreset driver: ret=%d\n",
366*07d538d2SMario Six 		      dev->name, ret);
367*07d538d2SMario Six 
368*07d538d2SMario Six 	return 0;
369*07d538d2SMario Six }
370*07d538d2SMario Six 
371*07d538d2SMario Six U_BOOT_DRIVER(mpc83xx_clk) = {
372*07d538d2SMario Six 	.name = "mpc83xx_clk",
373*07d538d2SMario Six 	.id = UCLASS_CLK,
374*07d538d2SMario Six 	.of_match = mpc83xx_clk_match,
375*07d538d2SMario Six 	.ops = &mpc83xx_clk_ops,
376*07d538d2SMario Six 	.probe = mpc83xx_clk_probe,
377*07d538d2SMario Six 	.priv_auto_alloc_size	= sizeof(struct mpc83xx_clk_priv),
378*07d538d2SMario Six 	.bind = mpc83xx_clk_bind,
379*07d538d2SMario Six };
380*07d538d2SMario Six 
do_clocks(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])381*07d538d2SMario Six static int do_clocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
382*07d538d2SMario Six {
383*07d538d2SMario Six 	int i;
384*07d538d2SMario Six 	char buf[32];
385*07d538d2SMario Six 	struct udevice *clk;
386*07d538d2SMario Six 	int ret;
387*07d538d2SMario Six 	struct mpc83xx_clk_priv *priv;
388*07d538d2SMario Six 
389*07d538d2SMario Six 	ret = uclass_first_device_err(UCLASS_CLK, &clk);
390*07d538d2SMario Six 	if (ret) {
391*07d538d2SMario Six 		debug("%s: Could not get clock device\n", __func__);
392*07d538d2SMario Six 		return ret;
393*07d538d2SMario Six 	}
394*07d538d2SMario Six 
395*07d538d2SMario Six 	for (i = 0; i < MPC83XX_CLK_COUNT; i++) {
396*07d538d2SMario Six 		if (!is_clk_valid(clk, i))
397*07d538d2SMario Six 			continue;
398*07d538d2SMario Six 
399*07d538d2SMario Six 		priv = dev_get_priv(clk);
400*07d538d2SMario Six 
401*07d538d2SMario Six 		printf("%s = %s MHz\n", names[i], strmhz(buf, priv->speed[i]));
402*07d538d2SMario Six 	}
403*07d538d2SMario Six 
404*07d538d2SMario Six 	return 0;
405*07d538d2SMario Six }
406*07d538d2SMario Six 
407*07d538d2SMario Six U_BOOT_CMD(clocks,	1,	1,	do_clocks,
408*07d538d2SMario Six 	   "display values of SoC's clocks",
409*07d538d2SMario Six 	   ""
410*07d538d2SMario Six );
411