xref: /openbmc/u-boot/drivers/clk/clk_zynqmp.c (revision f7e48c54b246c460503e90315d0cd50ccbd586c6)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2128ec1feSSiva Durga Prasad Paladugu /*
3128ec1feSSiva Durga Prasad Paladugu  * ZynqMP clock driver
4128ec1feSSiva Durga Prasad Paladugu  *
5128ec1feSSiva Durga Prasad Paladugu  * Copyright (C) 2016 Xilinx, Inc.
6128ec1feSSiva Durga Prasad Paladugu  */
7128ec1feSSiva Durga Prasad Paladugu 
8128ec1feSSiva Durga Prasad Paladugu #include <common.h>
9128ec1feSSiva Durga Prasad Paladugu #include <linux/bitops.h>
10128ec1feSSiva Durga Prasad Paladugu #include <clk-uclass.h>
11128ec1feSSiva Durga Prasad Paladugu #include <clk.h>
12ad76f8ceSSiva Durga Prasad Paladugu #include <asm/arch/sys_proto.h>
139d922450SSimon Glass #include <dm.h>
14128ec1feSSiva Durga Prasad Paladugu 
15ad76f8ceSSiva Durga Prasad Paladugu static const resource_size_t zynqmp_crf_apb_clkc_base = 0xfd1a0020;
16ad76f8ceSSiva Durga Prasad Paladugu static const resource_size_t zynqmp_crl_apb_clkc_base = 0xff5e0020;
17128ec1feSSiva Durga Prasad Paladugu 
18ad76f8ceSSiva Durga Prasad Paladugu /* Full power domain clocks */
19ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_APLL_CTRL		(zynqmp_crf_apb_clkc_base + 0x00)
20ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DPLL_CTRL		(zynqmp_crf_apb_clkc_base + 0x0c)
21ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_VPLL_CTRL		(zynqmp_crf_apb_clkc_base + 0x18)
22ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_PLL_STATUS		(zynqmp_crf_apb_clkc_base + 0x24)
23ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_APLL_TO_LPD_CTRL	(zynqmp_crf_apb_clkc_base + 0x28)
24ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DPLL_TO_LPD_CTRL	(zynqmp_crf_apb_clkc_base + 0x2c)
25ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_VPLL_TO_LPD_CTRL	(zynqmp_crf_apb_clkc_base + 0x30)
26ad76f8ceSSiva Durga Prasad Paladugu /* Peripheral clocks */
27ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_ACPU_CTRL		(zynqmp_crf_apb_clkc_base + 0x40)
28ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DBG_TRACE_CTRL		(zynqmp_crf_apb_clkc_base + 0x44)
29ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DBG_FPD_CTRL		(zynqmp_crf_apb_clkc_base + 0x48)
30ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DP_VIDEO_REF_CTRL	(zynqmp_crf_apb_clkc_base + 0x50)
31ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DP_AUDIO_REF_CTRL	(zynqmp_crf_apb_clkc_base + 0x54)
32ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DP_STC_REF_CTRL		(zynqmp_crf_apb_clkc_base + 0x5c)
33ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DDR_CTRL		(zynqmp_crf_apb_clkc_base + 0x60)
34ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_GPU_REF_CTRL		(zynqmp_crf_apb_clkc_base + 0x64)
35ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_SATA_REF_CTRL		(zynqmp_crf_apb_clkc_base + 0x80)
36ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_PCIE_REF_CTRL		(zynqmp_crf_apb_clkc_base + 0x94)
37ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_GDMA_REF_CTRL		(zynqmp_crf_apb_clkc_base + 0x98)
38ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DPDMA_REF_CTRL		(zynqmp_crf_apb_clkc_base + 0x9c)
39ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_TOPSW_MAIN_CTRL		(zynqmp_crf_apb_clkc_base + 0xa0)
40ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_TOPSW_LSBUS_CTRL	(zynqmp_crf_apb_clkc_base + 0xa4)
41ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_GTGREF0_REF_CTRL	(zynqmp_crf_apb_clkc_base + 0xa8)
42ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DBG_TSTMP_CTRL		(zynqmp_crf_apb_clkc_base + 0xd8)
43ad76f8ceSSiva Durga Prasad Paladugu 
44ad76f8ceSSiva Durga Prasad Paladugu /* Low power domain clocks */
45ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_IOPLL_CTRL		(zynqmp_crl_apb_clkc_base + 0x00)
46ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_RPLL_CTRL		(zynqmp_crl_apb_clkc_base + 0x10)
47ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PLL_STATUS		(zynqmp_crl_apb_clkc_base + 0x20)
48ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_IOPLL_TO_FPD_CTRL	(zynqmp_crl_apb_clkc_base + 0x24)
49ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_RPLL_TO_FPD_CTRL	(zynqmp_crl_apb_clkc_base + 0x28)
50ad76f8ceSSiva Durga Prasad Paladugu /* Peripheral clocks */
51ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_USB3_DUAL_REF_CTRL	(zynqmp_crl_apb_clkc_base + 0x2c)
52ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_GEM0_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x30)
53ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_GEM1_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x34)
54ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_GEM2_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x38)
55ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_GEM3_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x3c)
56ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_USB0_BUS_REF_CTRL	(zynqmp_crl_apb_clkc_base + 0x40)
57ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_USB1_BUS_REF_CTRL	(zynqmp_crl_apb_clkc_base + 0x44)
58ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_QSPI_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x48)
59ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_SDIO0_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x4c)
60ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_SDIO1_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x50)
61ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_UART0_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x54)
62ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_UART1_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x58)
63ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_SPI0_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x5c)
64ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_SPI1_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x60)
65ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_CAN0_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x64)
66ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_CAN1_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x68)
67ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_CPU_R5_CTRL		(zynqmp_crl_apb_clkc_base + 0x70)
68ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_IOU_SWITCH_CTRL		(zynqmp_crl_apb_clkc_base + 0x7c)
69ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_CSU_PLL_CTRL		(zynqmp_crl_apb_clkc_base + 0x80)
70ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PCAP_CTRL		(zynqmp_crl_apb_clkc_base + 0x84)
71ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_LPD_SWITCH_CTRL		(zynqmp_crl_apb_clkc_base + 0x88)
72ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_LPD_LSBUS_CTRL		(zynqmp_crl_apb_clkc_base + 0x8c)
73ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_DBG_LPD_CTRL		(zynqmp_crl_apb_clkc_base + 0x90)
74ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_NAND_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x94)
75ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_ADMA_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x98)
76ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL0_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0xa0)
77ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL1_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0xa4)
78ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL2_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0xa8)
79ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL3_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0xac)
80ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL0_THR_CNT		(zynqmp_crl_apb_clkc_base + 0xb4)
81ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL1_THR_CNT		(zynqmp_crl_apb_clkc_base + 0xbc)
82ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL2_THR_CNT		(zynqmp_crl_apb_clkc_base + 0xc4)
83ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL3_THR_CNT		(zynqmp_crl_apb_clkc_base + 0xdc)
84ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_GEM_TSU_REF_CTRL	(zynqmp_crl_apb_clkc_base + 0xe0)
85ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_DLL_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0xe4)
86ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_AMS_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0xe8)
87ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_I2C0_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x100)
88ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_I2C1_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x104)
89ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_TIMESTAMP_REF_CTRL	(zynqmp_crl_apb_clkc_base + 0x108)
90ad76f8ceSSiva Durga Prasad Paladugu 
91ad76f8ceSSiva Durga Prasad Paladugu #define ZYNQ_CLK_MAXDIV		0x3f
92ad76f8ceSSiva Durga Prasad Paladugu #define CLK_CTRL_DIV1_SHIFT	16
93ad76f8ceSSiva Durga Prasad Paladugu #define CLK_CTRL_DIV1_MASK	(ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV1_SHIFT)
94ad76f8ceSSiva Durga Prasad Paladugu #define CLK_CTRL_DIV0_SHIFT	8
95ad76f8ceSSiva Durga Prasad Paladugu #define CLK_CTRL_DIV0_MASK	(ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV0_SHIFT)
96ad76f8ceSSiva Durga Prasad Paladugu #define CLK_CTRL_SRCSEL_SHIFT	0
97ad76f8ceSSiva Durga Prasad Paladugu #define CLK_CTRL_SRCSEL_MASK	(0x3 << CLK_CTRL_SRCSEL_SHIFT)
98ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_FBDIV_MASK	0x7f00
99ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_FBDIV_SHIFT	8
100ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_RESET_MASK	1
101ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_RESET_SHIFT	0
102ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_BYPASS_MASK	0x8
103ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_BYPASS_SHFT	3
104ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_POST_SRC_SHFT	24
105ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_POST_SRC_MASK	(0x7 << PLLCTRL_POST_SRC_SHFT)
106*b4f01584SVipul Kumar #define PLLCTRL_PRE_SRC_SHFT	20
107*b4f01584SVipul Kumar #define PLLCTRL_PRE_SRC_MASK	(0x7 << PLLCTRL_PRE_SRC_SHFT)
108ad76f8ceSSiva Durga Prasad Paladugu 
109ad76f8ceSSiva Durga Prasad Paladugu 
110ad76f8ceSSiva Durga Prasad Paladugu #define NUM_MIO_PINS	77
111ad76f8ceSSiva Durga Prasad Paladugu 
112ad76f8ceSSiva Durga Prasad Paladugu enum zynqmp_clk {
113ad76f8ceSSiva Durga Prasad Paladugu 	iopll, rpll,
114ad76f8ceSSiva Durga Prasad Paladugu 	apll, dpll, vpll,
115ad76f8ceSSiva Durga Prasad Paladugu 	iopll_to_fpd, rpll_to_fpd, apll_to_lpd, dpll_to_lpd, vpll_to_lpd,
116ad76f8ceSSiva Durga Prasad Paladugu 	acpu, acpu_half,
117ad76f8ceSSiva Durga Prasad Paladugu 	dbg_fpd, dbg_lpd, dbg_trace, dbg_tstmp,
118ad76f8ceSSiva Durga Prasad Paladugu 	dp_video_ref, dp_audio_ref,
119ad76f8ceSSiva Durga Prasad Paladugu 	dp_stc_ref, gdma_ref, dpdma_ref,
120ad76f8ceSSiva Durga Prasad Paladugu 	ddr_ref, sata_ref, pcie_ref,
121ad76f8ceSSiva Durga Prasad Paladugu 	gpu_ref, gpu_pp0_ref, gpu_pp1_ref,
122ad76f8ceSSiva Durga Prasad Paladugu 	topsw_main, topsw_lsbus,
123ad76f8ceSSiva Durga Prasad Paladugu 	gtgref0_ref,
124ad76f8ceSSiva Durga Prasad Paladugu 	lpd_switch, lpd_lsbus,
125ad76f8ceSSiva Durga Prasad Paladugu 	usb0_bus_ref, usb1_bus_ref, usb3_dual_ref, usb0, usb1,
126ad76f8ceSSiva Durga Prasad Paladugu 	cpu_r5, cpu_r5_core,
127ad76f8ceSSiva Durga Prasad Paladugu 	csu_spb, csu_pll, pcap,
128ad76f8ceSSiva Durga Prasad Paladugu 	iou_switch,
129ad76f8ceSSiva Durga Prasad Paladugu 	gem_tsu_ref, gem_tsu,
130ad76f8ceSSiva Durga Prasad Paladugu 	gem0_ref, gem1_ref, gem2_ref, gem3_ref,
131ad76f8ceSSiva Durga Prasad Paladugu 	gem0_rx, gem1_rx, gem2_rx, gem3_rx,
132ad76f8ceSSiva Durga Prasad Paladugu 	qspi_ref,
133ad76f8ceSSiva Durga Prasad Paladugu 	sdio0_ref, sdio1_ref,
134ad76f8ceSSiva Durga Prasad Paladugu 	uart0_ref, uart1_ref,
135ad76f8ceSSiva Durga Prasad Paladugu 	spi0_ref, spi1_ref,
136ad76f8ceSSiva Durga Prasad Paladugu 	nand_ref,
137ad76f8ceSSiva Durga Prasad Paladugu 	i2c0_ref, i2c1_ref, can0_ref, can1_ref, can0, can1,
138ad76f8ceSSiva Durga Prasad Paladugu 	dll_ref,
139ad76f8ceSSiva Durga Prasad Paladugu 	adma_ref,
140ad76f8ceSSiva Durga Prasad Paladugu 	timestamp_ref,
141ad76f8ceSSiva Durga Prasad Paladugu 	ams_ref,
142ad76f8ceSSiva Durga Prasad Paladugu 	pl0, pl1, pl2, pl3,
143ad76f8ceSSiva Durga Prasad Paladugu 	wdt,
144ad76f8ceSSiva Durga Prasad Paladugu 	clk_max,
145ad76f8ceSSiva Durga Prasad Paladugu };
146ad76f8ceSSiva Durga Prasad Paladugu 
147ad76f8ceSSiva Durga Prasad Paladugu static const char * const clk_names[clk_max] = {
148ad76f8ceSSiva Durga Prasad Paladugu 	"iopll", "rpll", "apll", "dpll",
149ad76f8ceSSiva Durga Prasad Paladugu 	"vpll", "iopll_to_fpd", "rpll_to_fpd",
150ad76f8ceSSiva Durga Prasad Paladugu 	"apll_to_lpd", "dpll_to_lpd", "vpll_to_lpd",
151ad76f8ceSSiva Durga Prasad Paladugu 	"acpu", "acpu_half", "dbf_fpd", "dbf_lpd",
152ad76f8ceSSiva Durga Prasad Paladugu 	"dbg_trace", "dbg_tstmp", "dp_video_ref",
153ad76f8ceSSiva Durga Prasad Paladugu 	"dp_audio_ref", "dp_stc_ref", "gdma_ref",
154ad76f8ceSSiva Durga Prasad Paladugu 	"dpdma_ref", "ddr_ref", "sata_ref", "pcie_ref",
155ad76f8ceSSiva Durga Prasad Paladugu 	"gpu_ref", "gpu_pp0_ref", "gpu_pp1_ref",
156ad76f8ceSSiva Durga Prasad Paladugu 	"topsw_main", "topsw_lsbus", "gtgref0_ref",
157ad76f8ceSSiva Durga Prasad Paladugu 	"lpd_switch", "lpd_lsbus", "usb0_bus_ref",
158ad76f8ceSSiva Durga Prasad Paladugu 	"usb1_bus_ref", "usb3_dual_ref", "usb0",
159ad76f8ceSSiva Durga Prasad Paladugu 	"usb1", "cpu_r5", "cpu_r5_core", "csu_spb",
160ad76f8ceSSiva Durga Prasad Paladugu 	"csu_pll", "pcap", "iou_switch", "gem_tsu_ref",
161ad76f8ceSSiva Durga Prasad Paladugu 	"gem_tsu", "gem0_ref", "gem1_ref", "gem2_ref",
162ad76f8ceSSiva Durga Prasad Paladugu 	"gem3_ref", "gem0_tx", "gem1_tx", "gem2_tx",
163ad76f8ceSSiva Durga Prasad Paladugu 	"gem3_tx", "qspi_ref", "sdio0_ref", "sdio1_ref",
164ad76f8ceSSiva Durga Prasad Paladugu 	"uart0_ref", "uart1_ref", "spi0_ref",
165ad76f8ceSSiva Durga Prasad Paladugu 	"spi1_ref", "nand_ref", "i2c0_ref", "i2c1_ref",
166ad76f8ceSSiva Durga Prasad Paladugu 	"can0_ref", "can1_ref", "can0", "can1",
167ad76f8ceSSiva Durga Prasad Paladugu 	"dll_ref", "adma_ref", "timestamp_ref",
168ad76f8ceSSiva Durga Prasad Paladugu 	"ams_ref", "pl0", "pl1", "pl2", "pl3", "wdt"
169ad76f8ceSSiva Durga Prasad Paladugu };
170ad76f8ceSSiva Durga Prasad Paladugu 
171ad76f8ceSSiva Durga Prasad Paladugu struct zynqmp_clk_priv {
172ad76f8ceSSiva Durga Prasad Paladugu 	unsigned long ps_clk_freq;
173ad76f8ceSSiva Durga Prasad Paladugu 	unsigned long video_clk;
174ad76f8ceSSiva Durga Prasad Paladugu 	unsigned long pss_alt_ref_clk;
175ad76f8ceSSiva Durga Prasad Paladugu 	unsigned long gt_crx_ref_clk;
176ad76f8ceSSiva Durga Prasad Paladugu 	unsigned long aux_ref_clk;
177ad76f8ceSSiva Durga Prasad Paladugu };
178ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_register(enum zynqmp_clk id)179ad76f8ceSSiva Durga Prasad Paladugu static u32 zynqmp_clk_get_register(enum zynqmp_clk id)
180128ec1feSSiva Durga Prasad Paladugu {
181ad76f8ceSSiva Durga Prasad Paladugu 	switch (id) {
182ad76f8ceSSiva Durga Prasad Paladugu 	case iopll:
183ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_IOPLL_CTRL;
184ad76f8ceSSiva Durga Prasad Paladugu 	case rpll:
185ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_RPLL_CTRL;
186ad76f8ceSSiva Durga Prasad Paladugu 	case apll:
187ad76f8ceSSiva Durga Prasad Paladugu 		return CRF_APB_APLL_CTRL;
188ad76f8ceSSiva Durga Prasad Paladugu 	case dpll:
189ad76f8ceSSiva Durga Prasad Paladugu 		return CRF_APB_DPLL_CTRL;
190ad76f8ceSSiva Durga Prasad Paladugu 	case vpll:
191ad76f8ceSSiva Durga Prasad Paladugu 		return CRF_APB_VPLL_CTRL;
192ad76f8ceSSiva Durga Prasad Paladugu 	case acpu:
193ad76f8ceSSiva Durga Prasad Paladugu 		return CRF_APB_ACPU_CTRL;
194ad76f8ceSSiva Durga Prasad Paladugu 	case ddr_ref:
195ad76f8ceSSiva Durga Prasad Paladugu 		return CRF_APB_DDR_CTRL;
196ad76f8ceSSiva Durga Prasad Paladugu 	case qspi_ref:
197ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_QSPI_REF_CTRL;
198ad76f8ceSSiva Durga Prasad Paladugu 	case gem0_ref:
199ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_GEM0_REF_CTRL;
200ad76f8ceSSiva Durga Prasad Paladugu 	case gem1_ref:
201ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_GEM1_REF_CTRL;
202ad76f8ceSSiva Durga Prasad Paladugu 	case gem2_ref:
203ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_GEM2_REF_CTRL;
204ad76f8ceSSiva Durga Prasad Paladugu 	case gem3_ref:
205ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_GEM3_REF_CTRL;
206ad76f8ceSSiva Durga Prasad Paladugu 	case uart0_ref:
207ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_UART0_REF_CTRL;
208ad76f8ceSSiva Durga Prasad Paladugu 	case uart1_ref:
209ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_UART1_REF_CTRL;
210ad76f8ceSSiva Durga Prasad Paladugu 	case sdio0_ref:
211ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_SDIO0_REF_CTRL;
212ad76f8ceSSiva Durga Prasad Paladugu 	case sdio1_ref:
213ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_SDIO1_REF_CTRL;
214ad76f8ceSSiva Durga Prasad Paladugu 	case spi0_ref:
215ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_SPI0_REF_CTRL;
216ad76f8ceSSiva Durga Prasad Paladugu 	case spi1_ref:
217ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_SPI1_REF_CTRL;
218ad76f8ceSSiva Durga Prasad Paladugu 	case nand_ref:
219ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_NAND_REF_CTRL;
220ad76f8ceSSiva Durga Prasad Paladugu 	case i2c0_ref:
221ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_I2C0_REF_CTRL;
222ad76f8ceSSiva Durga Prasad Paladugu 	case i2c1_ref:
223ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_I2C1_REF_CTRL;
224ad76f8ceSSiva Durga Prasad Paladugu 	case can0_ref:
225ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_CAN0_REF_CTRL;
226ad76f8ceSSiva Durga Prasad Paladugu 	case can1_ref:
227ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_CAN1_REF_CTRL;
228a79b590fSVipul Kumar 	case pl0:
229a79b590fSVipul Kumar 		return CRL_APB_PL0_REF_CTRL;
230a79b590fSVipul Kumar 	case pl1:
231a79b590fSVipul Kumar 		return CRL_APB_PL1_REF_CTRL;
232a79b590fSVipul Kumar 	case pl2:
233a79b590fSVipul Kumar 		return CRL_APB_PL2_REF_CTRL;
234a79b590fSVipul Kumar 	case pl3:
235a79b590fSVipul Kumar 		return CRL_APB_PL3_REF_CTRL;
236a79b590fSVipul Kumar 	case wdt:
237a79b590fSVipul Kumar 		return CRF_APB_TOPSW_LSBUS_CTRL;
238a79b590fSVipul Kumar 	case iopll_to_fpd:
239a79b590fSVipul Kumar 		return CRL_APB_IOPLL_TO_FPD_CTRL;
240ad76f8ceSSiva Durga Prasad Paladugu 	default:
241ad76f8ceSSiva Durga Prasad Paladugu 		debug("Invalid clk id%d\n", id);
242ad76f8ceSSiva Durga Prasad Paladugu 	}
243128ec1feSSiva Durga Prasad Paladugu 	return 0;
244128ec1feSSiva Durga Prasad Paladugu }
245128ec1feSSiva Durga Prasad Paladugu 
zynqmp_clk_get_cpu_pll(u32 clk_ctrl)246ad76f8ceSSiva Durga Prasad Paladugu static enum zynqmp_clk zynqmp_clk_get_cpu_pll(u32 clk_ctrl)
247128ec1feSSiva Durga Prasad Paladugu {
248ad76f8ceSSiva Durga Prasad Paladugu 	u32 srcsel = (clk_ctrl & CLK_CTRL_SRCSEL_MASK) >>
249ad76f8ceSSiva Durga Prasad Paladugu 		      CLK_CTRL_SRCSEL_SHIFT;
250ad76f8ceSSiva Durga Prasad Paladugu 
251ad76f8ceSSiva Durga Prasad Paladugu 	switch (srcsel) {
252ad76f8ceSSiva Durga Prasad Paladugu 	case 2:
253ad76f8ceSSiva Durga Prasad Paladugu 		return dpll;
254ad76f8ceSSiva Durga Prasad Paladugu 	case 3:
255ad76f8ceSSiva Durga Prasad Paladugu 		return vpll;
256ad76f8ceSSiva Durga Prasad Paladugu 	case 0 ... 1:
257ad76f8ceSSiva Durga Prasad Paladugu 	default:
258ad76f8ceSSiva Durga Prasad Paladugu 		return apll;
259ad76f8ceSSiva Durga Prasad Paladugu 	}
260ad76f8ceSSiva Durga Prasad Paladugu }
261ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_ddr_pll(u32 clk_ctrl)262ad76f8ceSSiva Durga Prasad Paladugu static enum zynqmp_clk zynqmp_clk_get_ddr_pll(u32 clk_ctrl)
263ad76f8ceSSiva Durga Prasad Paladugu {
264ad76f8ceSSiva Durga Prasad Paladugu 	u32 srcsel = (clk_ctrl & CLK_CTRL_SRCSEL_MASK) >>
265ad76f8ceSSiva Durga Prasad Paladugu 		      CLK_CTRL_SRCSEL_SHIFT;
266ad76f8ceSSiva Durga Prasad Paladugu 
267ad76f8ceSSiva Durga Prasad Paladugu 	switch (srcsel) {
268ad76f8ceSSiva Durga Prasad Paladugu 	case 1:
269ad76f8ceSSiva Durga Prasad Paladugu 		return vpll;
270ad76f8ceSSiva Durga Prasad Paladugu 	case 0:
271ad76f8ceSSiva Durga Prasad Paladugu 	default:
272ad76f8ceSSiva Durga Prasad Paladugu 		return dpll;
273ad76f8ceSSiva Durga Prasad Paladugu 	}
274ad76f8ceSSiva Durga Prasad Paladugu }
275ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_peripheral_pll(u32 clk_ctrl)276ad76f8ceSSiva Durga Prasad Paladugu static enum zynqmp_clk zynqmp_clk_get_peripheral_pll(u32 clk_ctrl)
277ad76f8ceSSiva Durga Prasad Paladugu {
278ad76f8ceSSiva Durga Prasad Paladugu 	u32 srcsel = (clk_ctrl & CLK_CTRL_SRCSEL_MASK) >>
279ad76f8ceSSiva Durga Prasad Paladugu 		      CLK_CTRL_SRCSEL_SHIFT;
280ad76f8ceSSiva Durga Prasad Paladugu 
281ad76f8ceSSiva Durga Prasad Paladugu 	switch (srcsel) {
282ad76f8ceSSiva Durga Prasad Paladugu 	case 2:
283ad76f8ceSSiva Durga Prasad Paladugu 		return rpll;
284ad76f8ceSSiva Durga Prasad Paladugu 	case 3:
285ad76f8ceSSiva Durga Prasad Paladugu 		return dpll;
286ad76f8ceSSiva Durga Prasad Paladugu 	case 0 ... 1:
287ad76f8ceSSiva Durga Prasad Paladugu 	default:
288ad76f8ceSSiva Durga Prasad Paladugu 		return iopll;
289ad76f8ceSSiva Durga Prasad Paladugu 	}
290ad76f8ceSSiva Durga Prasad Paladugu }
291ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_wdt_pll(u32 clk_ctrl)292a79b590fSVipul Kumar static enum zynqmp_clk zynqmp_clk_get_wdt_pll(u32 clk_ctrl)
293a79b590fSVipul Kumar {
294a79b590fSVipul Kumar 	u32 srcsel = (clk_ctrl & CLK_CTRL_SRCSEL_MASK) >>
295a79b590fSVipul Kumar 		      CLK_CTRL_SRCSEL_SHIFT;
296a79b590fSVipul Kumar 
297a79b590fSVipul Kumar 	switch (srcsel) {
298a79b590fSVipul Kumar 	case 2:
299a79b590fSVipul Kumar 		return iopll_to_fpd;
300a79b590fSVipul Kumar 	case 3:
301a79b590fSVipul Kumar 		return dpll;
302a79b590fSVipul Kumar 	case 0 ... 1:
303a79b590fSVipul Kumar 	default:
304a79b590fSVipul Kumar 		return apll;
305a79b590fSVipul Kumar 	}
306a79b590fSVipul Kumar }
307a79b590fSVipul Kumar 
zynqmp_clk_get_pll_src(ulong clk_ctrl,struct zynqmp_clk_priv * priv,bool is_pre_src)308ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_get_pll_src(ulong clk_ctrl,
309ad76f8ceSSiva Durga Prasad Paladugu 				    struct zynqmp_clk_priv *priv,
310ad76f8ceSSiva Durga Prasad Paladugu 				    bool is_pre_src)
311ad76f8ceSSiva Durga Prasad Paladugu {
312ad76f8ceSSiva Durga Prasad Paladugu 	u32 src_sel;
313ad76f8ceSSiva Durga Prasad Paladugu 
314ad76f8ceSSiva Durga Prasad Paladugu 	if (is_pre_src)
315*b4f01584SVipul Kumar 		src_sel = (clk_ctrl & PLLCTRL_PRE_SRC_MASK) >>
316*b4f01584SVipul Kumar 			   PLLCTRL_PRE_SRC_SHFT;
317ad76f8ceSSiva Durga Prasad Paladugu 	else
318ad76f8ceSSiva Durga Prasad Paladugu 		src_sel = (clk_ctrl & PLLCTRL_POST_SRC_MASK) >>
319ad76f8ceSSiva Durga Prasad Paladugu 			   PLLCTRL_POST_SRC_SHFT;
320ad76f8ceSSiva Durga Prasad Paladugu 
321ad76f8ceSSiva Durga Prasad Paladugu 	switch (src_sel) {
322ad76f8ceSSiva Durga Prasad Paladugu 	case 4:
323ad76f8ceSSiva Durga Prasad Paladugu 		return priv->video_clk;
324ad76f8ceSSiva Durga Prasad Paladugu 	case 5:
325ad76f8ceSSiva Durga Prasad Paladugu 		return priv->pss_alt_ref_clk;
326ad76f8ceSSiva Durga Prasad Paladugu 	case 6:
327ad76f8ceSSiva Durga Prasad Paladugu 		return priv->aux_ref_clk;
328ad76f8ceSSiva Durga Prasad Paladugu 	case 7:
329ad76f8ceSSiva Durga Prasad Paladugu 		return priv->gt_crx_ref_clk;
330ad76f8ceSSiva Durga Prasad Paladugu 	case 0 ... 3:
331ad76f8ceSSiva Durga Prasad Paladugu 	default:
332ad76f8ceSSiva Durga Prasad Paladugu 	return priv->ps_clk_freq;
333ad76f8ceSSiva Durga Prasad Paladugu 	}
334ad76f8ceSSiva Durga Prasad Paladugu }
335ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_pll_rate(struct zynqmp_clk_priv * priv,enum zynqmp_clk id)336ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_get_pll_rate(struct zynqmp_clk_priv *priv,
337ad76f8ceSSiva Durga Prasad Paladugu 				     enum zynqmp_clk id)
338ad76f8ceSSiva Durga Prasad Paladugu {
339ad76f8ceSSiva Durga Prasad Paladugu 	u32 clk_ctrl, reset, mul;
340ad76f8ceSSiva Durga Prasad Paladugu 	ulong freq;
341ad76f8ceSSiva Durga Prasad Paladugu 	int ret;
342ad76f8ceSSiva Durga Prasad Paladugu 
343ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_mmio_read(zynqmp_clk_get_register(id), &clk_ctrl);
344154799acSSiva Durga Prasad Paladugu 	if (ret) {
345154799acSSiva Durga Prasad Paladugu 		printf("%s mio read fail\n", __func__);
346154799acSSiva Durga Prasad Paladugu 		return -EIO;
347154799acSSiva Durga Prasad Paladugu 	}
348ad76f8ceSSiva Durga Prasad Paladugu 
349ad76f8ceSSiva Durga Prasad Paladugu 	if (clk_ctrl & PLLCTRL_BYPASS_MASK)
350ad76f8ceSSiva Durga Prasad Paladugu 		freq = zynqmp_clk_get_pll_src(clk_ctrl, priv, 0);
351ad76f8ceSSiva Durga Prasad Paladugu 	else
352ad76f8ceSSiva Durga Prasad Paladugu 		freq = zynqmp_clk_get_pll_src(clk_ctrl, priv, 1);
353ad76f8ceSSiva Durga Prasad Paladugu 
354ad76f8ceSSiva Durga Prasad Paladugu 	reset = (clk_ctrl & PLLCTRL_RESET_MASK) >> PLLCTRL_RESET_SHIFT;
355ad76f8ceSSiva Durga Prasad Paladugu 	if (reset && !(clk_ctrl & PLLCTRL_BYPASS_MASK))
356ad76f8ceSSiva Durga Prasad Paladugu 		return 0;
357ad76f8ceSSiva Durga Prasad Paladugu 
358ad76f8ceSSiva Durga Prasad Paladugu 	mul = (clk_ctrl & PLLCTRL_FBDIV_MASK) >> PLLCTRL_FBDIV_SHIFT;
359ad76f8ceSSiva Durga Prasad Paladugu 
360ad76f8ceSSiva Durga Prasad Paladugu 	freq *= mul;
361ad76f8ceSSiva Durga Prasad Paladugu 
362ad76f8ceSSiva Durga Prasad Paladugu 	if (clk_ctrl & (1 << 16))
363ad76f8ceSSiva Durga Prasad Paladugu 		freq /= 2;
364ad76f8ceSSiva Durga Prasad Paladugu 
365ad76f8ceSSiva Durga Prasad Paladugu 	return freq;
366ad76f8ceSSiva Durga Prasad Paladugu }
367ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_cpu_rate(struct zynqmp_clk_priv * priv,enum zynqmp_clk id)368ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_get_cpu_rate(struct zynqmp_clk_priv *priv,
369ad76f8ceSSiva Durga Prasad Paladugu 				     enum zynqmp_clk id)
370ad76f8ceSSiva Durga Prasad Paladugu {
371ad76f8ceSSiva Durga Prasad Paladugu 	u32 clk_ctrl, div;
372ad76f8ceSSiva Durga Prasad Paladugu 	enum zynqmp_clk pll;
373ad76f8ceSSiva Durga Prasad Paladugu 	int ret;
374154799acSSiva Durga Prasad Paladugu 	unsigned long pllrate;
375ad76f8ceSSiva Durga Prasad Paladugu 
376ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_mmio_read(CRF_APB_ACPU_CTRL, &clk_ctrl);
377154799acSSiva Durga Prasad Paladugu 	if (ret) {
378154799acSSiva Durga Prasad Paladugu 		printf("%s mio read fail\n", __func__);
379154799acSSiva Durga Prasad Paladugu 		return -EIO;
380154799acSSiva Durga Prasad Paladugu 	}
381ad76f8ceSSiva Durga Prasad Paladugu 
382ad76f8ceSSiva Durga Prasad Paladugu 	div = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
383ad76f8ceSSiva Durga Prasad Paladugu 
384ad76f8ceSSiva Durga Prasad Paladugu 	pll = zynqmp_clk_get_cpu_pll(clk_ctrl);
385154799acSSiva Durga Prasad Paladugu 	pllrate = zynqmp_clk_get_pll_rate(priv, pll);
386154799acSSiva Durga Prasad Paladugu 	if (IS_ERR_VALUE(pllrate))
387154799acSSiva Durga Prasad Paladugu 		return pllrate;
388ad76f8ceSSiva Durga Prasad Paladugu 
389154799acSSiva Durga Prasad Paladugu 	return DIV_ROUND_CLOSEST(pllrate, div);
390ad76f8ceSSiva Durga Prasad Paladugu }
391ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_ddr_rate(struct zynqmp_clk_priv * priv)392ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_get_ddr_rate(struct zynqmp_clk_priv *priv)
393ad76f8ceSSiva Durga Prasad Paladugu {
394ad76f8ceSSiva Durga Prasad Paladugu 	u32 clk_ctrl, div;
395ad76f8ceSSiva Durga Prasad Paladugu 	enum zynqmp_clk pll;
396ad76f8ceSSiva Durga Prasad Paladugu 	int ret;
397154799acSSiva Durga Prasad Paladugu 	ulong pllrate;
398ad76f8ceSSiva Durga Prasad Paladugu 
399ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_mmio_read(CRF_APB_DDR_CTRL, &clk_ctrl);
400154799acSSiva Durga Prasad Paladugu 	if (ret) {
401154799acSSiva Durga Prasad Paladugu 		printf("%s mio read fail\n", __func__);
402154799acSSiva Durga Prasad Paladugu 		return -EIO;
403154799acSSiva Durga Prasad Paladugu 	}
404ad76f8ceSSiva Durga Prasad Paladugu 
405ad76f8ceSSiva Durga Prasad Paladugu 	div = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
406ad76f8ceSSiva Durga Prasad Paladugu 
407ad76f8ceSSiva Durga Prasad Paladugu 	pll = zynqmp_clk_get_ddr_pll(clk_ctrl);
408154799acSSiva Durga Prasad Paladugu 	pllrate = zynqmp_clk_get_pll_rate(priv, pll);
409154799acSSiva Durga Prasad Paladugu 	if (IS_ERR_VALUE(pllrate))
410154799acSSiva Durga Prasad Paladugu 		return pllrate;
411ad76f8ceSSiva Durga Prasad Paladugu 
412154799acSSiva Durga Prasad Paladugu 	return DIV_ROUND_CLOSEST(pllrate, div);
413ad76f8ceSSiva Durga Prasad Paladugu }
414ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_peripheral_rate(struct zynqmp_clk_priv * priv,enum zynqmp_clk id,bool two_divs)415ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_get_peripheral_rate(struct zynqmp_clk_priv *priv,
416ad76f8ceSSiva Durga Prasad Paladugu 					  enum zynqmp_clk id, bool two_divs)
417ad76f8ceSSiva Durga Prasad Paladugu {
418ad76f8ceSSiva Durga Prasad Paladugu 	enum zynqmp_clk pll;
419ad76f8ceSSiva Durga Prasad Paladugu 	u32 clk_ctrl, div0;
420ad76f8ceSSiva Durga Prasad Paladugu 	u32 div1 = 1;
421ad76f8ceSSiva Durga Prasad Paladugu 	int ret;
422154799acSSiva Durga Prasad Paladugu 	ulong pllrate;
423ad76f8ceSSiva Durga Prasad Paladugu 
424ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_mmio_read(zynqmp_clk_get_register(id), &clk_ctrl);
425154799acSSiva Durga Prasad Paladugu 	if (ret) {
426154799acSSiva Durga Prasad Paladugu 		printf("%s mio read fail\n", __func__);
427154799acSSiva Durga Prasad Paladugu 		return -EIO;
428154799acSSiva Durga Prasad Paladugu 	}
429ad76f8ceSSiva Durga Prasad Paladugu 
430ad76f8ceSSiva Durga Prasad Paladugu 	div0 = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
431ad76f8ceSSiva Durga Prasad Paladugu 	if (!div0)
432ad76f8ceSSiva Durga Prasad Paladugu 		div0 = 1;
433ad76f8ceSSiva Durga Prasad Paladugu 
434ad76f8ceSSiva Durga Prasad Paladugu 	if (two_divs) {
435ad76f8ceSSiva Durga Prasad Paladugu 		div1 = (clk_ctrl & CLK_CTRL_DIV1_MASK) >> CLK_CTRL_DIV1_SHIFT;
436ad76f8ceSSiva Durga Prasad Paladugu 		if (!div1)
437ad76f8ceSSiva Durga Prasad Paladugu 			div1 = 1;
438ad76f8ceSSiva Durga Prasad Paladugu 	}
439ad76f8ceSSiva Durga Prasad Paladugu 
440ad76f8ceSSiva Durga Prasad Paladugu 	pll = zynqmp_clk_get_peripheral_pll(clk_ctrl);
441154799acSSiva Durga Prasad Paladugu 	pllrate = zynqmp_clk_get_pll_rate(priv, pll);
442154799acSSiva Durga Prasad Paladugu 	if (IS_ERR_VALUE(pllrate))
443154799acSSiva Durga Prasad Paladugu 		return pllrate;
444ad76f8ceSSiva Durga Prasad Paladugu 
445ad76f8ceSSiva Durga Prasad Paladugu 	return
446ad76f8ceSSiva Durga Prasad Paladugu 		DIV_ROUND_CLOSEST(
447154799acSSiva Durga Prasad Paladugu 			DIV_ROUND_CLOSEST(pllrate, div0), div1);
448ad76f8ceSSiva Durga Prasad Paladugu }
449ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_wdt_rate(struct zynqmp_clk_priv * priv,enum zynqmp_clk id,bool two_divs)450a79b590fSVipul Kumar static ulong zynqmp_clk_get_wdt_rate(struct zynqmp_clk_priv *priv,
451a79b590fSVipul Kumar 				     enum zynqmp_clk id, bool two_divs)
452a79b590fSVipul Kumar {
453a79b590fSVipul Kumar 	enum zynqmp_clk pll;
454a79b590fSVipul Kumar 	u32 clk_ctrl, div0;
455a79b590fSVipul Kumar 	u32 div1 = 1;
456a79b590fSVipul Kumar 	int ret;
457a79b590fSVipul Kumar 	ulong pllrate;
458a79b590fSVipul Kumar 
459a79b590fSVipul Kumar 	ret = zynqmp_mmio_read(zynqmp_clk_get_register(id), &clk_ctrl);
460a79b590fSVipul Kumar 	if (ret) {
461a79b590fSVipul Kumar 		printf("%d %s mio read fail\n", __LINE__, __func__);
462a79b590fSVipul Kumar 		return -EIO;
463a79b590fSVipul Kumar 	}
464a79b590fSVipul Kumar 
465a79b590fSVipul Kumar 	div0 = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
466a79b590fSVipul Kumar 	if (!div0)
467a79b590fSVipul Kumar 		div0 = 1;
468a79b590fSVipul Kumar 
469a79b590fSVipul Kumar 	pll = zynqmp_clk_get_wdt_pll(clk_ctrl);
470a79b590fSVipul Kumar 	if (two_divs) {
471a79b590fSVipul Kumar 		ret = zynqmp_mmio_read(zynqmp_clk_get_register(pll), &clk_ctrl);
472a79b590fSVipul Kumar 		if (ret) {
473a79b590fSVipul Kumar 			printf("%d %s mio read fail\n", __LINE__, __func__);
474a79b590fSVipul Kumar 			return -EIO;
475a79b590fSVipul Kumar 		}
476a79b590fSVipul Kumar 		div1 = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
477a79b590fSVipul Kumar 		if (!div1)
478a79b590fSVipul Kumar 			div1 = 1;
479a79b590fSVipul Kumar 	}
480a79b590fSVipul Kumar 
481a79b590fSVipul Kumar 	if (pll == iopll_to_fpd)
482a79b590fSVipul Kumar 		pll = iopll;
483a79b590fSVipul Kumar 
484a79b590fSVipul Kumar 	pllrate = zynqmp_clk_get_pll_rate(priv, pll);
485a79b590fSVipul Kumar 	if (IS_ERR_VALUE(pllrate))
486a79b590fSVipul Kumar 		return pllrate;
487a79b590fSVipul Kumar 
488a79b590fSVipul Kumar 	return
489a79b590fSVipul Kumar 		DIV_ROUND_CLOSEST(
490a79b590fSVipul Kumar 			DIV_ROUND_CLOSEST(pllrate, div0), div1);
491a79b590fSVipul Kumar }
492a79b590fSVipul Kumar 
zynqmp_clk_calc_peripheral_two_divs(ulong rate,ulong pll_rate,u32 * div0,u32 * div1)493ad76f8ceSSiva Durga Prasad Paladugu static unsigned long zynqmp_clk_calc_peripheral_two_divs(ulong rate,
494ad76f8ceSSiva Durga Prasad Paladugu 						       ulong pll_rate,
495ad76f8ceSSiva Durga Prasad Paladugu 						       u32 *div0, u32 *div1)
496ad76f8ceSSiva Durga Prasad Paladugu {
497ad76f8ceSSiva Durga Prasad Paladugu 	long new_err, best_err = (long)(~0UL >> 1);
498ad76f8ceSSiva Durga Prasad Paladugu 	ulong new_rate, best_rate = 0;
499ad76f8ceSSiva Durga Prasad Paladugu 	u32 d0, d1;
500ad76f8ceSSiva Durga Prasad Paladugu 
501ad76f8ceSSiva Durga Prasad Paladugu 	for (d0 = 1; d0 <= ZYNQ_CLK_MAXDIV; d0++) {
502ad76f8ceSSiva Durga Prasad Paladugu 		for (d1 = 1; d1 <= ZYNQ_CLK_MAXDIV >> 1; d1++) {
503ad76f8ceSSiva Durga Prasad Paladugu 			new_rate = DIV_ROUND_CLOSEST(
504ad76f8ceSSiva Durga Prasad Paladugu 					DIV_ROUND_CLOSEST(pll_rate, d0), d1);
505ad76f8ceSSiva Durga Prasad Paladugu 			new_err = abs(new_rate - rate);
506ad76f8ceSSiva Durga Prasad Paladugu 
507ad76f8ceSSiva Durga Prasad Paladugu 			if (new_err < best_err) {
508ad76f8ceSSiva Durga Prasad Paladugu 				*div0 = d0;
509ad76f8ceSSiva Durga Prasad Paladugu 				*div1 = d1;
510ad76f8ceSSiva Durga Prasad Paladugu 				best_err = new_err;
511ad76f8ceSSiva Durga Prasad Paladugu 				best_rate = new_rate;
512ad76f8ceSSiva Durga Prasad Paladugu 			}
513ad76f8ceSSiva Durga Prasad Paladugu 		}
514ad76f8ceSSiva Durga Prasad Paladugu 	}
515ad76f8ceSSiva Durga Prasad Paladugu 
516ad76f8ceSSiva Durga Prasad Paladugu 	return best_rate;
517ad76f8ceSSiva Durga Prasad Paladugu }
518ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_set_peripheral_rate(struct zynqmp_clk_priv * priv,enum zynqmp_clk id,ulong rate,bool two_divs)519ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_set_peripheral_rate(struct zynqmp_clk_priv *priv,
520ad76f8ceSSiva Durga Prasad Paladugu 					  enum zynqmp_clk id, ulong rate,
521ad76f8ceSSiva Durga Prasad Paladugu 					  bool two_divs)
522ad76f8ceSSiva Durga Prasad Paladugu {
523ad76f8ceSSiva Durga Prasad Paladugu 	enum zynqmp_clk pll;
524ad76f8ceSSiva Durga Prasad Paladugu 	u32 clk_ctrl, div0 = 0, div1 = 0;
525ad76f8ceSSiva Durga Prasad Paladugu 	ulong pll_rate, new_rate;
526ad76f8ceSSiva Durga Prasad Paladugu 	u32 reg;
527ad76f8ceSSiva Durga Prasad Paladugu 	int ret;
528ad76f8ceSSiva Durga Prasad Paladugu 	u32 mask;
529ad76f8ceSSiva Durga Prasad Paladugu 
530ad76f8ceSSiva Durga Prasad Paladugu 	reg = zynqmp_clk_get_register(id);
531ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_mmio_read(reg, &clk_ctrl);
532154799acSSiva Durga Prasad Paladugu 	if (ret) {
533154799acSSiva Durga Prasad Paladugu 		printf("%s mio read fail\n", __func__);
534154799acSSiva Durga Prasad Paladugu 		return -EIO;
535154799acSSiva Durga Prasad Paladugu 	}
536ad76f8ceSSiva Durga Prasad Paladugu 
537ad76f8ceSSiva Durga Prasad Paladugu 	pll = zynqmp_clk_get_peripheral_pll(clk_ctrl);
538ad76f8ceSSiva Durga Prasad Paladugu 	pll_rate = zynqmp_clk_get_pll_rate(priv, pll);
539154799acSSiva Durga Prasad Paladugu 	if (IS_ERR_VALUE(pll_rate))
540154799acSSiva Durga Prasad Paladugu 		return pll_rate;
541154799acSSiva Durga Prasad Paladugu 
542ad76f8ceSSiva Durga Prasad Paladugu 	clk_ctrl &= ~CLK_CTRL_DIV0_MASK;
543ad76f8ceSSiva Durga Prasad Paladugu 	if (two_divs) {
544ad76f8ceSSiva Durga Prasad Paladugu 		clk_ctrl &= ~CLK_CTRL_DIV1_MASK;
545ad76f8ceSSiva Durga Prasad Paladugu 		new_rate = zynqmp_clk_calc_peripheral_two_divs(rate, pll_rate,
546ad76f8ceSSiva Durga Prasad Paladugu 				&div0, &div1);
547ad76f8ceSSiva Durga Prasad Paladugu 		clk_ctrl |= div1 << CLK_CTRL_DIV1_SHIFT;
548ad76f8ceSSiva Durga Prasad Paladugu 	} else {
549ad76f8ceSSiva Durga Prasad Paladugu 		div0 = DIV_ROUND_CLOSEST(pll_rate, rate);
550ad76f8ceSSiva Durga Prasad Paladugu 		if (div0 > ZYNQ_CLK_MAXDIV)
551ad76f8ceSSiva Durga Prasad Paladugu 			div0 = ZYNQ_CLK_MAXDIV;
552ad76f8ceSSiva Durga Prasad Paladugu 		new_rate = DIV_ROUND_CLOSEST(rate, div0);
553ad76f8ceSSiva Durga Prasad Paladugu 	}
554ad76f8ceSSiva Durga Prasad Paladugu 	clk_ctrl |= div0 << CLK_CTRL_DIV0_SHIFT;
555ad76f8ceSSiva Durga Prasad Paladugu 
556ad76f8ceSSiva Durga Prasad Paladugu 	mask = (ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV0_SHIFT) |
557ad76f8ceSSiva Durga Prasad Paladugu 	       (ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV1_SHIFT);
558ad76f8ceSSiva Durga Prasad Paladugu 
559ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_mmio_write(reg, mask, clk_ctrl);
560154799acSSiva Durga Prasad Paladugu 	if (ret) {
561154799acSSiva Durga Prasad Paladugu 		printf("%s mio write fail\n", __func__);
562154799acSSiva Durga Prasad Paladugu 		return -EIO;
563154799acSSiva Durga Prasad Paladugu 	}
564ad76f8ceSSiva Durga Prasad Paladugu 
565ad76f8ceSSiva Durga Prasad Paladugu 	return new_rate;
566ad76f8ceSSiva Durga Prasad Paladugu }
567ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_rate(struct clk * clk)568ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_get_rate(struct clk *clk)
569ad76f8ceSSiva Durga Prasad Paladugu {
570ad76f8ceSSiva Durga Prasad Paladugu 	struct zynqmp_clk_priv *priv = dev_get_priv(clk->dev);
571ad76f8ceSSiva Durga Prasad Paladugu 	enum zynqmp_clk id = clk->id;
572ad76f8ceSSiva Durga Prasad Paladugu 	bool two_divs = false;
573128ec1feSSiva Durga Prasad Paladugu 
574128ec1feSSiva Durga Prasad Paladugu 	switch (id) {
575ad76f8ceSSiva Durga Prasad Paladugu 	case iopll ... vpll:
576ad76f8ceSSiva Durga Prasad Paladugu 		return zynqmp_clk_get_pll_rate(priv, id);
577ad76f8ceSSiva Durga Prasad Paladugu 	case acpu:
578ad76f8ceSSiva Durga Prasad Paladugu 		return zynqmp_clk_get_cpu_rate(priv, id);
579ad76f8ceSSiva Durga Prasad Paladugu 	case ddr_ref:
580ad76f8ceSSiva Durga Prasad Paladugu 		return zynqmp_clk_get_ddr_rate(priv);
581ad76f8ceSSiva Durga Prasad Paladugu 	case gem0_ref ... gem3_ref:
582ad76f8ceSSiva Durga Prasad Paladugu 	case qspi_ref ... can1_ref:
583a79b590fSVipul Kumar 	case pl0 ... pl3:
584ad76f8ceSSiva Durga Prasad Paladugu 		two_divs = true;
585ad76f8ceSSiva Durga Prasad Paladugu 		return zynqmp_clk_get_peripheral_rate(priv, id, two_divs);
586a79b590fSVipul Kumar 	case wdt:
587a79b590fSVipul Kumar 		two_divs = true;
588a79b590fSVipul Kumar 		return zynqmp_clk_get_wdt_rate(priv, id, two_divs);
589128ec1feSSiva Durga Prasad Paladugu 	default:
590ad76f8ceSSiva Durga Prasad Paladugu 		return -ENXIO;
591ad76f8ceSSiva Durga Prasad Paladugu 	}
592128ec1feSSiva Durga Prasad Paladugu }
593128ec1feSSiva Durga Prasad Paladugu 
zynqmp_clk_set_rate(struct clk * clk,ulong rate)594ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_set_rate(struct clk *clk, ulong rate)
595128ec1feSSiva Durga Prasad Paladugu {
596ad76f8ceSSiva Durga Prasad Paladugu 	struct zynqmp_clk_priv *priv = dev_get_priv(clk->dev);
597ad76f8ceSSiva Durga Prasad Paladugu 	enum zynqmp_clk id = clk->id;
598ad76f8ceSSiva Durga Prasad Paladugu 	bool two_divs = true;
599128ec1feSSiva Durga Prasad Paladugu 
600ad76f8ceSSiva Durga Prasad Paladugu 	switch (id) {
601ad76f8ceSSiva Durga Prasad Paladugu 	case gem0_ref ... gem3_ref:
602ad76f8ceSSiva Durga Prasad Paladugu 	case qspi_ref ... can1_ref:
603ad76f8ceSSiva Durga Prasad Paladugu 		return zynqmp_clk_set_peripheral_rate(priv, id,
604ad76f8ceSSiva Durga Prasad Paladugu 						      rate, two_divs);
605128ec1feSSiva Durga Prasad Paladugu 	default:
606ad76f8ceSSiva Durga Prasad Paladugu 		return -ENXIO;
607ad76f8ceSSiva Durga Prasad Paladugu 	}
608128ec1feSSiva Durga Prasad Paladugu }
609128ec1feSSiva Durga Prasad Paladugu 
soc_clk_dump(void)610ad76f8ceSSiva Durga Prasad Paladugu int soc_clk_dump(void)
611128ec1feSSiva Durga Prasad Paladugu {
612ad76f8ceSSiva Durga Prasad Paladugu 	struct udevice *dev;
613ad76f8ceSSiva Durga Prasad Paladugu 	int i, ret;
614128ec1feSSiva Durga Prasad Paladugu 
615ad76f8ceSSiva Durga Prasad Paladugu 	ret = uclass_get_device_by_driver(UCLASS_CLK,
616ad76f8ceSSiva Durga Prasad Paladugu 		DM_GET_DRIVER(zynqmp_clk), &dev);
617ad76f8ceSSiva Durga Prasad Paladugu 	if (ret)
618ad76f8ceSSiva Durga Prasad Paladugu 		return ret;
619ad76f8ceSSiva Durga Prasad Paladugu 
620ad76f8ceSSiva Durga Prasad Paladugu 	printf("clk\t\tfrequency\n");
621ad76f8ceSSiva Durga Prasad Paladugu 	for (i = 0; i < clk_max; i++) {
622ad76f8ceSSiva Durga Prasad Paladugu 		const char *name = clk_names[i];
623ad76f8ceSSiva Durga Prasad Paladugu 		if (name) {
624ad76f8ceSSiva Durga Prasad Paladugu 			struct clk clk;
625ad76f8ceSSiva Durga Prasad Paladugu 			unsigned long rate;
626ad76f8ceSSiva Durga Prasad Paladugu 
627ad76f8ceSSiva Durga Prasad Paladugu 			clk.id = i;
628ad76f8ceSSiva Durga Prasad Paladugu 			ret = clk_request(dev, &clk);
629ad76f8ceSSiva Durga Prasad Paladugu 			if (ret < 0)
630ad76f8ceSSiva Durga Prasad Paladugu 				return ret;
631ad76f8ceSSiva Durga Prasad Paladugu 
632ad76f8ceSSiva Durga Prasad Paladugu 			rate = clk_get_rate(&clk);
633ad76f8ceSSiva Durga Prasad Paladugu 
634ad76f8ceSSiva Durga Prasad Paladugu 			clk_free(&clk);
635ad76f8ceSSiva Durga Prasad Paladugu 
636ad76f8ceSSiva Durga Prasad Paladugu 			if ((rate == (unsigned long)-ENOSYS) ||
637154799acSSiva Durga Prasad Paladugu 			    (rate == (unsigned long)-ENXIO) ||
638154799acSSiva Durga Prasad Paladugu 			    (rate == (unsigned long)-EIO))
639ad76f8ceSSiva Durga Prasad Paladugu 				printf("%10s%20s\n", name, "unknown");
640ad76f8ceSSiva Durga Prasad Paladugu 			else
641ad76f8ceSSiva Durga Prasad Paladugu 				printf("%10s%20lu\n", name, rate);
642128ec1feSSiva Durga Prasad Paladugu 		}
643128ec1feSSiva Durga Prasad Paladugu 	}
644128ec1feSSiva Durga Prasad Paladugu 
645128ec1feSSiva Durga Prasad Paladugu 	return 0;
646128ec1feSSiva Durga Prasad Paladugu }
647128ec1feSSiva Durga Prasad Paladugu 
zynqmp_get_freq_by_name(char * name,struct udevice * dev,ulong * freq)648ad76f8ceSSiva Durga Prasad Paladugu static int zynqmp_get_freq_by_name(char *name, struct udevice *dev, ulong *freq)
649128ec1feSSiva Durga Prasad Paladugu {
650128ec1feSSiva Durga Prasad Paladugu 	struct clk clk;
651128ec1feSSiva Durga Prasad Paladugu 	int ret;
652128ec1feSSiva Durga Prasad Paladugu 
653ad76f8ceSSiva Durga Prasad Paladugu 	ret = clk_get_by_name(dev, name, &clk);
654128ec1feSSiva Durga Prasad Paladugu 	if (ret < 0) {
655ad76f8ceSSiva Durga Prasad Paladugu 		dev_err(dev, "failed to get %s\n", name);
656128ec1feSSiva Durga Prasad Paladugu 		return ret;
657128ec1feSSiva Durga Prasad Paladugu 	}
658128ec1feSSiva Durga Prasad Paladugu 
659ad76f8ceSSiva Durga Prasad Paladugu 	*freq = clk_get_rate(&clk);
660ad76f8ceSSiva Durga Prasad Paladugu 	if (IS_ERR_VALUE(*freq)) {
661ad76f8ceSSiva Durga Prasad Paladugu 		dev_err(dev, "failed to get rate %s\n", name);
662128ec1feSSiva Durga Prasad Paladugu 		return -EINVAL;
663128ec1feSSiva Durga Prasad Paladugu 	}
664128ec1feSSiva Durga Prasad Paladugu 
665128ec1feSSiva Durga Prasad Paladugu 	return 0;
666128ec1feSSiva Durga Prasad Paladugu }
zynqmp_clk_probe(struct udevice * dev)667ad76f8ceSSiva Durga Prasad Paladugu static int zynqmp_clk_probe(struct udevice *dev)
668ad76f8ceSSiva Durga Prasad Paladugu {
669ad76f8ceSSiva Durga Prasad Paladugu 	int ret;
670ad76f8ceSSiva Durga Prasad Paladugu 	struct zynqmp_clk_priv *priv = dev_get_priv(dev);
671ad76f8ceSSiva Durga Prasad Paladugu 
672ad76f8ceSSiva Durga Prasad Paladugu 	debug("%s\n", __func__);
673ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_get_freq_by_name("pss_ref_clk", dev, &priv->ps_clk_freq);
674ad76f8ceSSiva Durga Prasad Paladugu 	if (ret < 0)
675ad76f8ceSSiva Durga Prasad Paladugu 		return -EINVAL;
676ad76f8ceSSiva Durga Prasad Paladugu 
677ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_get_freq_by_name("video_clk", dev, &priv->video_clk);
678ad76f8ceSSiva Durga Prasad Paladugu 	if (ret < 0)
679ad76f8ceSSiva Durga Prasad Paladugu 		return -EINVAL;
680ad76f8ceSSiva Durga Prasad Paladugu 
681ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_get_freq_by_name("pss_alt_ref_clk", dev,
682ad76f8ceSSiva Durga Prasad Paladugu 				      &priv->pss_alt_ref_clk);
683ad76f8ceSSiva Durga Prasad Paladugu 	if (ret < 0)
684ad76f8ceSSiva Durga Prasad Paladugu 		return -EINVAL;
685ad76f8ceSSiva Durga Prasad Paladugu 
686ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_get_freq_by_name("aux_ref_clk", dev, &priv->aux_ref_clk);
687ad76f8ceSSiva Durga Prasad Paladugu 	if (ret < 0)
688ad76f8ceSSiva Durga Prasad Paladugu 		return -EINVAL;
689ad76f8ceSSiva Durga Prasad Paladugu 
690ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_get_freq_by_name("gt_crx_ref_clk", dev,
691ad76f8ceSSiva Durga Prasad Paladugu 				      &priv->gt_crx_ref_clk);
692ad76f8ceSSiva Durga Prasad Paladugu 	if (ret < 0)
693ad76f8ceSSiva Durga Prasad Paladugu 		return -EINVAL;
694ad76f8ceSSiva Durga Prasad Paladugu 
695ad76f8ceSSiva Durga Prasad Paladugu 	return 0;
696ad76f8ceSSiva Durga Prasad Paladugu }
697128ec1feSSiva Durga Prasad Paladugu 
698128ec1feSSiva Durga Prasad Paladugu static struct clk_ops zynqmp_clk_ops = {
699128ec1feSSiva Durga Prasad Paladugu 	.set_rate = zynqmp_clk_set_rate,
700128ec1feSSiva Durga Prasad Paladugu 	.get_rate = zynqmp_clk_get_rate,
701128ec1feSSiva Durga Prasad Paladugu };
702128ec1feSSiva Durga Prasad Paladugu 
703128ec1feSSiva Durga Prasad Paladugu static const struct udevice_id zynqmp_clk_ids[] = {
704969dd4c7SMichal Simek 	{ .compatible = "xlnx,zynqmp-clk" },
705128ec1feSSiva Durga Prasad Paladugu 	{ .compatible = "xlnx,zynqmp-clkc" },
706128ec1feSSiva Durga Prasad Paladugu 	{ }
707128ec1feSSiva Durga Prasad Paladugu };
708128ec1feSSiva Durga Prasad Paladugu 
709128ec1feSSiva Durga Prasad Paladugu U_BOOT_DRIVER(zynqmp_clk) = {
710128ec1feSSiva Durga Prasad Paladugu 	.name = "zynqmp-clk",
711128ec1feSSiva Durga Prasad Paladugu 	.id = UCLASS_CLK,
712128ec1feSSiva Durga Prasad Paladugu 	.of_match = zynqmp_clk_ids,
713128ec1feSSiva Durga Prasad Paladugu 	.probe = zynqmp_clk_probe,
714128ec1feSSiva Durga Prasad Paladugu 	.ops = &zynqmp_clk_ops,
715ad76f8ceSSiva Durga Prasad Paladugu 	.priv_auto_alloc_size = sizeof(struct zynqmp_clk_priv),
716128ec1feSSiva Durga Prasad Paladugu };
717