xref: /openbmc/u-boot/drivers/clk/at91/clk-system.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
29e5935c0SWenyou Yang /*
39e5935c0SWenyou Yang  * Copyright (C) 2016 Atmel Corporation
49e5935c0SWenyou Yang  *               Wenyou.Yang <wenyou.yang@atmel.com>
59e5935c0SWenyou Yang  */
69e5935c0SWenyou Yang 
79e5935c0SWenyou Yang #include <common.h>
89e5935c0SWenyou Yang #include <clk-uclass.h>
99d922450SSimon Glass #include <dm.h>
109e5935c0SWenyou Yang #include <linux/io.h>
119e5935c0SWenyou Yang #include <mach/at91_pmc.h>
129e5935c0SWenyou Yang #include "pmc.h"
139e5935c0SWenyou Yang 
149e5935c0SWenyou Yang #define SYSTEM_MAX_ID		31
159e5935c0SWenyou Yang 
166cadaa04SWenyou Yang /**
176cadaa04SWenyou Yang  * at91_system_clk_bind() - for the system clock driver
186cadaa04SWenyou Yang  * Recursively bind its children as clk devices.
196cadaa04SWenyou Yang  *
206cadaa04SWenyou Yang  * @return: 0 on success, or negative error code on failure
216cadaa04SWenyou Yang  */
at91_system_clk_bind(struct udevice * dev)226cadaa04SWenyou Yang static int at91_system_clk_bind(struct udevice *dev)
236cadaa04SWenyou Yang {
246cadaa04SWenyou Yang 	return at91_clk_sub_device_bind(dev, "system-clk");
256cadaa04SWenyou Yang }
266cadaa04SWenyou Yang 
276cadaa04SWenyou Yang static const struct udevice_id at91_system_clk_match[] = {
286cadaa04SWenyou Yang 	{ .compatible = "atmel,at91rm9200-clk-system" },
296cadaa04SWenyou Yang 	{}
306cadaa04SWenyou Yang };
316cadaa04SWenyou Yang 
326cadaa04SWenyou Yang U_BOOT_DRIVER(at91_system_clk) = {
336cadaa04SWenyou Yang 	.name = "at91-system-clk",
346cadaa04SWenyou Yang 	.id = UCLASS_MISC,
356cadaa04SWenyou Yang 	.of_match = at91_system_clk_match,
366cadaa04SWenyou Yang 	.bind = at91_system_clk_bind,
376cadaa04SWenyou Yang };
386cadaa04SWenyou Yang 
396cadaa04SWenyou Yang /*----------------------------------------------------------*/
406cadaa04SWenyou Yang 
is_pck(int id)419e5935c0SWenyou Yang static inline int is_pck(int id)
429e5935c0SWenyou Yang {
439e5935c0SWenyou Yang 	return (id >= 8) && (id <= 15);
449e5935c0SWenyou Yang }
459e5935c0SWenyou Yang 
system_clk_get_rate(struct clk * clk)46162a7de5SWenyou Yang static ulong system_clk_get_rate(struct clk *clk)
47162a7de5SWenyou Yang {
48162a7de5SWenyou Yang 	struct clk clk_dev;
49162a7de5SWenyou Yang 	int ret;
50162a7de5SWenyou Yang 
51162a7de5SWenyou Yang 	ret = clk_get_by_index(clk->dev, 0, &clk_dev);
52162a7de5SWenyou Yang 	if (ret)
53162a7de5SWenyou Yang 		return -EINVAL;
54162a7de5SWenyou Yang 
55162a7de5SWenyou Yang 	return clk_get_rate(&clk_dev);
56162a7de5SWenyou Yang }
57162a7de5SWenyou Yang 
system_clk_set_rate(struct clk * clk,ulong rate)58162a7de5SWenyou Yang static ulong system_clk_set_rate(struct clk *clk, ulong rate)
59162a7de5SWenyou Yang {
60162a7de5SWenyou Yang 	struct clk clk_dev;
61162a7de5SWenyou Yang 	int ret;
62162a7de5SWenyou Yang 
63162a7de5SWenyou Yang 	ret = clk_get_by_index(clk->dev, 0, &clk_dev);
64162a7de5SWenyou Yang 	if (ret)
65162a7de5SWenyou Yang 		return -EINVAL;
66162a7de5SWenyou Yang 
67162a7de5SWenyou Yang 	return clk_set_rate(&clk_dev, rate);
68162a7de5SWenyou Yang }
69162a7de5SWenyou Yang 
system_clk_enable(struct clk * clk)706cadaa04SWenyou Yang static int system_clk_enable(struct clk *clk)
719e5935c0SWenyou Yang {
729e5935c0SWenyou Yang 	struct pmc_platdata *plat = dev_get_platdata(clk->dev);
739e5935c0SWenyou Yang 	struct at91_pmc *pmc = plat->reg_base;
749e5935c0SWenyou Yang 	u32 mask;
759e5935c0SWenyou Yang 
769e5935c0SWenyou Yang 	if (clk->id > SYSTEM_MAX_ID)
779e5935c0SWenyou Yang 		return -EINVAL;
789e5935c0SWenyou Yang 
799e5935c0SWenyou Yang 	mask = BIT(clk->id);
809e5935c0SWenyou Yang 
819e5935c0SWenyou Yang 	writel(mask, &pmc->scer);
829e5935c0SWenyou Yang 
839e5935c0SWenyou Yang 	/**
849e5935c0SWenyou Yang 	 * For the programmable clocks the Ready status in the PMC
859e5935c0SWenyou Yang 	 * status register should be checked after enabling.
869e5935c0SWenyou Yang 	 * For other clocks this is unnecessary.
879e5935c0SWenyou Yang 	 */
889e5935c0SWenyou Yang 	if (!is_pck(clk->id))
899e5935c0SWenyou Yang 		return 0;
909e5935c0SWenyou Yang 
919e5935c0SWenyou Yang 	while (!(readl(&pmc->sr) & mask))
929e5935c0SWenyou Yang 		;
939e5935c0SWenyou Yang 
949e5935c0SWenyou Yang 	return 0;
959e5935c0SWenyou Yang }
969e5935c0SWenyou Yang 
976cadaa04SWenyou Yang static struct clk_ops system_clk_ops = {
986cadaa04SWenyou Yang 	.of_xlate = at91_clk_of_xlate,
99162a7de5SWenyou Yang 	.get_rate = system_clk_get_rate,
100162a7de5SWenyou Yang 	.set_rate = system_clk_set_rate,
1016cadaa04SWenyou Yang 	.enable = system_clk_enable,
1029e5935c0SWenyou Yang };
1039e5935c0SWenyou Yang 
1046cadaa04SWenyou Yang U_BOOT_DRIVER(system_clk) = {
1056cadaa04SWenyou Yang 	.name = "system-clk",
1069e5935c0SWenyou Yang 	.id = UCLASS_CLK,
1076cadaa04SWenyou Yang 	.probe = at91_clk_probe,
1089e5935c0SWenyou Yang 	.platdata_auto_alloc_size = sizeof(struct pmc_platdata),
1096cadaa04SWenyou Yang 	.ops = &system_clk_ops,
1109e5935c0SWenyou Yang };
111