1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */ 2f2105c61SSimon Glass /* 3f2105c61SSimon Glass * Copyright (C) Excito Elektronik i Skåne AB, All rights reserved. 4f2105c61SSimon Glass * Author: Tor Krill <tor@excito.com> 5f2105c61SSimon Glass */ 6f2105c61SSimon Glass 7f2105c61SSimon Glass #ifndef SATA_SIL3114_H 8f2105c61SSimon Glass #define SATA_SIL3114_H 9f2105c61SSimon Glass 10f2105c61SSimon Glass struct sata_ioports { 11f2105c61SSimon Glass unsigned long cmd_addr; 12f2105c61SSimon Glass unsigned long data_addr; 13f2105c61SSimon Glass unsigned long error_addr; 14f2105c61SSimon Glass unsigned long feature_addr; 15f2105c61SSimon Glass unsigned long nsect_addr; 16f2105c61SSimon Glass unsigned long lbal_addr; 17f2105c61SSimon Glass unsigned long lbam_addr; 18f2105c61SSimon Glass unsigned long lbah_addr; 19f2105c61SSimon Glass unsigned long device_addr; 20f2105c61SSimon Glass unsigned long status_addr; 21f2105c61SSimon Glass unsigned long command_addr; 22f2105c61SSimon Glass unsigned long altstatus_addr; 23f2105c61SSimon Glass unsigned long ctl_addr; 24f2105c61SSimon Glass unsigned long bmdma_addr; 25f2105c61SSimon Glass unsigned long scr_addr; 26f2105c61SSimon Glass }; 27f2105c61SSimon Glass 28f2105c61SSimon Glass struct sata_port { 29f2105c61SSimon Glass unsigned char port_no; /* primary=0, secondary=1 */ 30f2105c61SSimon Glass struct sata_ioports ioaddr; /* ATA cmd/ctl/dma reg blks */ 31f2105c61SSimon Glass unsigned char ctl_reg; 32f2105c61SSimon Glass unsigned char last_ctl; 33f2105c61SSimon Glass unsigned char port_state; /* 1-port is available and */ 34f2105c61SSimon Glass /* 0-port is not available */ 35f2105c61SSimon Glass unsigned char dev_mask; 36f2105c61SSimon Glass }; 37f2105c61SSimon Glass 38f2105c61SSimon Glass /* Missing ata defines */ 39f2105c61SSimon Glass #define ATA_CMD_STANDBY 0xE2 40f2105c61SSimon Glass #define ATA_CMD_STANDBYNOW1 0xE0 41f2105c61SSimon Glass #define ATA_CMD_IDLE 0xE3 42f2105c61SSimon Glass #define ATA_CMD_IDLEIMMEDIATE 0xE1 43f2105c61SSimon Glass 44f2105c61SSimon Glass /* Defines for SIL3114 chip */ 45f2105c61SSimon Glass 46f2105c61SSimon Glass /* PCI defines */ 47f2105c61SSimon Glass #define SIL_VEND_ID 0x1095 48f2105c61SSimon Glass #define SIL3114_DEVICE_ID 0x3114 49f2105c61SSimon Glass 50f2105c61SSimon Glass /* some vendor specific registers */ 51f2105c61SSimon Glass #define VND_SYSCONFSTAT 0x88 /* System Configuration Status and Command */ 52f2105c61SSimon Glass #define VND_SYSCONFSTAT_CHN_0_INTBLOCK (1<<22) 53f2105c61SSimon Glass #define VND_SYSCONFSTAT_CHN_1_INTBLOCK (1<<23) 54f2105c61SSimon Glass #define VND_SYSCONFSTAT_CHN_2_INTBLOCK (1<<24) 55f2105c61SSimon Glass #define VND_SYSCONFSTAT_CHN_3_INTBLOCK (1<<25) 56f2105c61SSimon Glass 57f2105c61SSimon Glass /* internal registers mapped by BAR5 */ 58f2105c61SSimon Glass /* SATA Control*/ 59f2105c61SSimon Glass #define VND_SCONTROL_CH0 0x100 60f2105c61SSimon Glass #define VND_SCONTROL_CH1 0x180 61f2105c61SSimon Glass #define VND_SCONTROL_CH2 0x300 62f2105c61SSimon Glass #define VND_SCONTROL_CH3 0x380 63f2105c61SSimon Glass 64f2105c61SSimon Glass #define SATA_SC_IPM_T2P (1<<16) 65f2105c61SSimon Glass #define SATA_SC_IPM_T2S (2<<16) 66f2105c61SSimon Glass #define SATA_SC_SPD_1_5 (1<<4) 67f2105c61SSimon Glass #define SATA_SC_SPD_3_0 (2<<4) 68f2105c61SSimon Glass #define SATA_SC_DET_RST (1) /* ATA Reset sequence */ 69f2105c61SSimon Glass #define SATA_SC_DET_PDIS (4) /* PHY Disable */ 70f2105c61SSimon Glass 71f2105c61SSimon Glass /* SATA Status */ 72f2105c61SSimon Glass #define VND_SSTATUS_CH0 0x104 73f2105c61SSimon Glass #define VND_SSTATUS_CH1 0x184 74f2105c61SSimon Glass #define VND_SSTATUS_CH2 0x304 75f2105c61SSimon Glass #define VND_SSTATUS_CH3 0x384 76f2105c61SSimon Glass 77f2105c61SSimon Glass #define SATA_SS_IPM_ACTIVE (1<<8) 78f2105c61SSimon Glass #define SATA_SS_IPM_PARTIAL (2<<8) 79f2105c61SSimon Glass #define SATA_SS_IPM_SLUMBER (6<<8) 80f2105c61SSimon Glass #define SATA_SS_SPD_1_5 (1<<4) 81f2105c61SSimon Glass #define SATA_SS_SPD_3_0 (2<<4) 82f2105c61SSimon Glass #define SATA_DET_P_NOPHY (1) /* Device presence but no PHY connection established */ 83f2105c61SSimon Glass #define SATA_DET_PRES (3) /* Device presence and active PHY */ 84f2105c61SSimon Glass #define SATA_DET_OFFLINE (4) /* Device offline or in loopback mode */ 85f2105c61SSimon Glass 86f2105c61SSimon Glass /* Task file registers in BAR5 mapping */ 87f2105c61SSimon Glass #define VND_TF0_CH0 0x80 88f2105c61SSimon Glass #define VND_TF0_CH1 0xc0 89f2105c61SSimon Glass #define VND_TF0_CH2 0x280 90f2105c61SSimon Glass #define VND_TF0_CH3 0x2c0 91f2105c61SSimon Glass #define VND_TF1_CH0 0x88 92f2105c61SSimon Glass #define VND_TF1_CH1 0xc8 93f2105c61SSimon Glass #define VND_TF1_CH2 0x288 94f2105c61SSimon Glass #define VND_TF1_CH3 0x2c8 95f2105c61SSimon Glass #define VND_TF2_CH0 0x88 96f2105c61SSimon Glass #define VND_TF2_CH1 0xc8 97f2105c61SSimon Glass #define VND_TF2_CH2 0x288 98f2105c61SSimon Glass #define VND_TF2_CH3 0x2c8 99f2105c61SSimon Glass 100f2105c61SSimon Glass #define VND_BMDMA_CH0 0x00 101f2105c61SSimon Glass #define VND_BMDMA_CH1 0x08 102f2105c61SSimon Glass #define VND_BMDMA_CH2 0x200 103f2105c61SSimon Glass #define VND_BMDMA_CH3 0x208 104f2105c61SSimon Glass #define VND_BMDMA2_CH0 0x10 105f2105c61SSimon Glass #define VND_BMDMA2_CH1 0x18 106f2105c61SSimon Glass #define VND_BMDMA2_CH2 0x210 107f2105c61SSimon Glass #define VND_BMDMA2_CH3 0x218 108f2105c61SSimon Glass 109f2105c61SSimon Glass /* FIFO control */ 110f2105c61SSimon Glass #define VND_FIFOCFG_CH0 0x40 111f2105c61SSimon Glass #define VND_FIFOCFG_CH1 0x44 112f2105c61SSimon Glass #define VND_FIFOCFG_CH2 0x240 113f2105c61SSimon Glass #define VND_FIFOCFG_CH3 0x244 114f2105c61SSimon Glass 115f2105c61SSimon Glass /* Task File configuration and status */ 116f2105c61SSimon Glass #define VND_TF_CNST_CH0 0xa0 117f2105c61SSimon Glass #define VND_TF_CNST_CH1 0xe0 118f2105c61SSimon Glass #define VND_TF_CNST_CH2 0x2a0 119f2105c61SSimon Glass #define VND_TF_CNST_CH3 0x2e0 120f2105c61SSimon Glass 121f2105c61SSimon Glass #define VND_TF_CNST_BFCMD (1<<1) 122f2105c61SSimon Glass #define VND_TF_CNST_CHNRST (1<<2) 123f2105c61SSimon Glass #define VND_TF_CNST_VDMA (1<<10) 124f2105c61SSimon Glass #define VND_TF_CNST_INTST (1<<11) 125f2105c61SSimon Glass #define VND_TF_CNST_WDTO (1<<12) 126f2105c61SSimon Glass #define VND_TF_CNST_WDEN (1<<13) 127f2105c61SSimon Glass #define VND_TF_CNST_WDIEN (1<<14) 128f2105c61SSimon Glass 129f2105c61SSimon Glass /* for testing */ 130f2105c61SSimon Glass #define VND_SSDR 0x04c /* System Software Data Register */ 131f2105c61SSimon Glass #define VND_FMACS 0x050 /* Flash Memory Address control and status */ 132f2105c61SSimon Glass 133f2105c61SSimon Glass #endif 134