xref: /openbmc/u-boot/drivers/ata/mvsata_ide.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2f2105c61SSimon Glass /*
3f2105c61SSimon Glass  * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
4f2105c61SSimon Glass  *
5f2105c61SSimon Glass  * Written-by: Albert ARIBAUD <albert.u.boot@aribaud.net>
6f2105c61SSimon Glass  */
7f2105c61SSimon Glass 
8f2105c61SSimon Glass #include <common.h>
9f2105c61SSimon Glass #include <asm/io.h>
10f2105c61SSimon Glass 
11f2105c61SSimon Glass #if defined(CONFIG_ORION5X)
12f2105c61SSimon Glass #include <asm/arch/orion5x.h>
13f2105c61SSimon Glass #elif defined(CONFIG_KIRKWOOD)
14f2105c61SSimon Glass #include <asm/arch/soc.h>
15f2105c61SSimon Glass #elif defined(CONFIG_ARCH_MVEBU)
16f2105c61SSimon Glass #include <linux/mbus.h>
17f2105c61SSimon Glass #endif
18f2105c61SSimon Glass 
19f2105c61SSimon Glass /* SATA port registers */
20f2105c61SSimon Glass struct mvsata_port_registers {
21f2105c61SSimon Glass 	u32 reserved0[10];
22f2105c61SSimon Glass 	u32 edma_cmd;
23f2105c61SSimon Glass 	u32 reserved1[181];
24f2105c61SSimon Glass 	/* offset 0x300 : ATA Interface registers */
25f2105c61SSimon Glass 	u32 sstatus;
26f2105c61SSimon Glass 	u32 serror;
27f2105c61SSimon Glass 	u32 scontrol;
28f2105c61SSimon Glass 	u32 ltmode;
29f2105c61SSimon Glass 	u32 phymode3;
30f2105c61SSimon Glass 	u32 phymode4;
31f2105c61SSimon Glass 	u32 reserved2[5];
32f2105c61SSimon Glass 	u32 phymode1;
33f2105c61SSimon Glass 	u32 phymode2;
34f2105c61SSimon Glass 	u32 bist_cr;
35f2105c61SSimon Glass 	u32 bist_dw1;
36f2105c61SSimon Glass 	u32 bist_dw2;
37f2105c61SSimon Glass 	u32 serrorintrmask;
38f2105c61SSimon Glass };
39f2105c61SSimon Glass 
40f2105c61SSimon Glass /*
41f2105c61SSimon Glass  * Sanity checks:
42f2105c61SSimon Glass  * - to compile at all, we need CONFIG_SYS_ATA_BASE_ADDR.
43f2105c61SSimon Glass  * - for ide_preinit to make sense, we need at least one of
44f2105c61SSimon Glass  *   CONFIG_SYS_ATA_IDE0_OFFSET or CONFIG_SYS_ATA_IDE1_OFFSET;
45f2105c61SSimon Glass  * - for ide_preinit to be called, we need CONFIG_IDE_PREINIT.
46f2105c61SSimon Glass  * Fail with an explanation message if these conditions are not met.
47f2105c61SSimon Glass  * This is particularly important for CONFIG_IDE_PREINIT, because
48f2105c61SSimon Glass  * its lack would not cause a build error.
49f2105c61SSimon Glass  */
50f2105c61SSimon Glass 
51f2105c61SSimon Glass #if !defined(CONFIG_SYS_ATA_BASE_ADDR)
52f2105c61SSimon Glass #error CONFIG_SYS_ATA_BASE_ADDR must be defined
53f2105c61SSimon Glass #elif !defined(CONFIG_SYS_ATA_IDE0_OFFSET) \
54f2105c61SSimon Glass    && !defined(CONFIG_SYS_ATA_IDE1_OFFSET)
55f2105c61SSimon Glass #error CONFIG_SYS_ATA_IDE0_OFFSET or CONFIG_SYS_ATA_IDE1_OFFSET \
56f2105c61SSimon Glass    must be defined
57f2105c61SSimon Glass #elif !defined(CONFIG_IDE_PREINIT)
58f2105c61SSimon Glass #error CONFIG_IDE_PREINIT must be defined
59f2105c61SSimon Glass #endif
60f2105c61SSimon Glass 
61f2105c61SSimon Glass /*
62f2105c61SSimon Glass  * Masks and values for SControl DETection and Interface Power Management,
63f2105c61SSimon Glass  * and for SStatus DETection.
64f2105c61SSimon Glass  */
65f2105c61SSimon Glass 
66f2105c61SSimon Glass #define MVSATA_EDMA_CMD_ATA_RST		0x00000004
67f2105c61SSimon Glass #define MVSATA_SCONTROL_DET_MASK		0x0000000F
68f2105c61SSimon Glass #define MVSATA_SCONTROL_DET_NONE		0x00000000
69f2105c61SSimon Glass #define MVSATA_SCONTROL_DET_INIT		0x00000001
70f2105c61SSimon Glass #define MVSATA_SCONTROL_IPM_MASK		0x00000F00
71f2105c61SSimon Glass #define MVSATA_SCONTROL_IPM_NO_LP_ALLOWED	0x00000300
72f2105c61SSimon Glass #define MVSATA_SCONTROL_MASK \
73f2105c61SSimon Glass 	(MVSATA_SCONTROL_DET_MASK|MVSATA_SCONTROL_IPM_MASK)
74f2105c61SSimon Glass #define MVSATA_PORT_INIT \
75f2105c61SSimon Glass 	(MVSATA_SCONTROL_DET_INIT|MVSATA_SCONTROL_IPM_NO_LP_ALLOWED)
76f2105c61SSimon Glass #define MVSATA_PORT_USE \
77f2105c61SSimon Glass 	(MVSATA_SCONTROL_DET_NONE|MVSATA_SCONTROL_IPM_NO_LP_ALLOWED)
78f2105c61SSimon Glass #define MVSATA_SSTATUS_DET_MASK			0x0000000F
79f2105c61SSimon Glass #define MVSATA_SSTATUS_DET_DEVCOMM		0x00000003
80f2105c61SSimon Glass 
81f2105c61SSimon Glass /*
82f2105c61SSimon Glass  * Status codes to return to client callers. Currently, callers ignore
83f2105c61SSimon Glass  * exact value and only care for zero or nonzero, so no need to make this
84f2105c61SSimon Glass  * public, it is only #define'd for clarity.
85f2105c61SSimon Glass  * If/when standard negative codes are implemented in U-Boot, then these
86f2105c61SSimon Glass  * #defines should be moved to, or replaced by ones from, the common list
87f2105c61SSimon Glass  * of status codes.
88f2105c61SSimon Glass  */
89f2105c61SSimon Glass 
90f2105c61SSimon Glass #define MVSATA_STATUS_OK	0
91f2105c61SSimon Glass #define MVSATA_STATUS_TIMEOUT	-1
92f2105c61SSimon Glass 
93f2105c61SSimon Glass /*
94f2105c61SSimon Glass  * Registers for SATA MBUS memory windows
95f2105c61SSimon Glass  */
96f2105c61SSimon Glass 
97f2105c61SSimon Glass #define MVSATA_WIN_CONTROL(w)	(MVEBU_AXP_SATA_BASE + 0x30 + ((w) << 4))
98f2105c61SSimon Glass #define MVSATA_WIN_BASE(w)	(MVEBU_AXP_SATA_BASE + 0x34 + ((w) << 4))
99f2105c61SSimon Glass 
100f2105c61SSimon Glass /*
101f2105c61SSimon Glass  * Initialize SATA memory windows for Armada XP
102f2105c61SSimon Glass  */
103f2105c61SSimon Glass 
104f2105c61SSimon Glass #ifdef CONFIG_ARCH_MVEBU
mvsata_ide_conf_mbus_windows(void)105f2105c61SSimon Glass static void mvsata_ide_conf_mbus_windows(void)
106f2105c61SSimon Glass {
107f2105c61SSimon Glass 	const struct mbus_dram_target_info *dram;
108f2105c61SSimon Glass 	int i;
109f2105c61SSimon Glass 
110f2105c61SSimon Glass 	dram = mvebu_mbus_dram_info();
111f2105c61SSimon Glass 
112f2105c61SSimon Glass 	/* Disable windows, Set Size/Base to 0  */
113f2105c61SSimon Glass 	for (i = 0; i < 4; i++) {
114f2105c61SSimon Glass 		writel(0, MVSATA_WIN_CONTROL(i));
115f2105c61SSimon Glass 		writel(0, MVSATA_WIN_BASE(i));
116f2105c61SSimon Glass 	}
117f2105c61SSimon Glass 
118f2105c61SSimon Glass 	for (i = 0; i < dram->num_cs; i++) {
119f2105c61SSimon Glass 		const struct mbus_dram_window *cs = dram->cs + i;
120f2105c61SSimon Glass 		writel(((cs->size - 1) & 0xffff0000) | (cs->mbus_attr << 8) |
121f2105c61SSimon Glass 				(dram->mbus_dram_target_id << 4) | 1,
122f2105c61SSimon Glass 				MVSATA_WIN_CONTROL(i));
123f2105c61SSimon Glass 		writel(cs->base & 0xffff0000, MVSATA_WIN_BASE(i));
124f2105c61SSimon Glass 	}
125f2105c61SSimon Glass }
126f2105c61SSimon Glass #endif
127f2105c61SSimon Glass 
128f2105c61SSimon Glass /*
129f2105c61SSimon Glass  * Initialize one MVSATAHC port: set SControl's IPM to "always active"
130f2105c61SSimon Glass  * and DET to "reset", then wait for SStatus's DET to become "device and
131f2105c61SSimon Glass  * comm ok" (or time out after 50 us if no device), then set SControl's
132f2105c61SSimon Glass  * DET back to "no action".
133f2105c61SSimon Glass  */
134f2105c61SSimon Glass 
mvsata_ide_initialize_port(struct mvsata_port_registers * port)135f2105c61SSimon Glass static int mvsata_ide_initialize_port(struct mvsata_port_registers *port)
136f2105c61SSimon Glass {
137f2105c61SSimon Glass 	u32 control;
138f2105c61SSimon Glass 	u32 status;
139f2105c61SSimon Glass 	u32 timeleft = 10000; /* wait at most 10 ms for SATA reset to complete */
140f2105c61SSimon Glass 
141f2105c61SSimon Glass 	/* Hard reset */
142f2105c61SSimon Glass 	writel(MVSATA_EDMA_CMD_ATA_RST, &port->edma_cmd);
143f2105c61SSimon Glass 	udelay(25); /* taken from original marvell port */
144f2105c61SSimon Glass 	writel(0, &port->edma_cmd);
145f2105c61SSimon Glass 
146f2105c61SSimon Glass 	/* Set control IPM to 3 (no low power) and DET to 1 (initialize) */
147f2105c61SSimon Glass 	control = readl(&port->scontrol);
148f2105c61SSimon Glass 	control = (control & ~MVSATA_SCONTROL_MASK) | MVSATA_PORT_INIT;
149f2105c61SSimon Glass 	writel(control, &port->scontrol);
150f2105c61SSimon Glass 	/* Toggle control DET back to 0 (normal operation) */
151f2105c61SSimon Glass 	control = (control & ~MVSATA_SCONTROL_MASK) | MVSATA_PORT_USE;
152f2105c61SSimon Glass 	writel(control, &port->scontrol);
153f2105c61SSimon Glass 	/* wait for status DET to become 3 (device and communication OK) */
154f2105c61SSimon Glass 	while (--timeleft) {
155f2105c61SSimon Glass 		status = readl(&port->sstatus) & MVSATA_SSTATUS_DET_MASK;
156f2105c61SSimon Glass 		if (status == MVSATA_SSTATUS_DET_DEVCOMM)
157f2105c61SSimon Glass 			break;
158f2105c61SSimon Glass 		udelay(1);
159f2105c61SSimon Glass 	}
160f2105c61SSimon Glass 	/* return success or time-out error depending on time left */
161f2105c61SSimon Glass 	if (!timeleft)
162f2105c61SSimon Glass 		return MVSATA_STATUS_TIMEOUT;
163f2105c61SSimon Glass 	return MVSATA_STATUS_OK;
164f2105c61SSimon Glass }
165f2105c61SSimon Glass 
166f2105c61SSimon Glass /*
167f2105c61SSimon Glass  * ide_preinit() will be called by ide_init in cmd_ide.c and will
168f2105c61SSimon Glass  * reset the MVSTATHC ports needed by the board.
169f2105c61SSimon Glass  */
170f2105c61SSimon Glass 
ide_preinit(void)171f2105c61SSimon Glass int ide_preinit(void)
172f2105c61SSimon Glass {
173f2105c61SSimon Glass 	int ret = MVSATA_STATUS_TIMEOUT;
174f2105c61SSimon Glass 	int status;
175f2105c61SSimon Glass 
176f2105c61SSimon Glass #ifdef CONFIG_ARCH_MVEBU
177f2105c61SSimon Glass 	mvsata_ide_conf_mbus_windows();
178f2105c61SSimon Glass #endif
179f2105c61SSimon Glass 
180f2105c61SSimon Glass 	/* Enable ATA port 0 (could be SATA port 0 or 1) if declared */
181f2105c61SSimon Glass #if defined(CONFIG_SYS_ATA_IDE0_OFFSET)
182f2105c61SSimon Glass 	status = mvsata_ide_initialize_port(
183f2105c61SSimon Glass 		(struct mvsata_port_registers *)
184f2105c61SSimon Glass 		(CONFIG_SYS_ATA_BASE_ADDR + CONFIG_SYS_ATA_IDE0_OFFSET));
185f2105c61SSimon Glass 	if (status == MVSATA_STATUS_OK)
186f2105c61SSimon Glass 		ret = MVSATA_STATUS_OK;
187f2105c61SSimon Glass #endif
188f2105c61SSimon Glass 	/* Enable ATA port 1 (could be SATA port 0 or 1) if declared */
189f2105c61SSimon Glass #if defined(CONFIG_SYS_ATA_IDE1_OFFSET)
190f2105c61SSimon Glass 	status = mvsata_ide_initialize_port(
191f2105c61SSimon Glass 		(struct mvsata_port_registers *)
192f2105c61SSimon Glass 		(CONFIG_SYS_ATA_BASE_ADDR + CONFIG_SYS_ATA_IDE1_OFFSET));
193f2105c61SSimon Glass 	if (status == MVSATA_STATUS_OK)
194f2105c61SSimon Glass 		ret = MVSATA_STATUS_OK;
195f2105c61SSimon Glass #endif
196f2105c61SSimon Glass 	/* Return success if at least one port initialization succeeded */
197f2105c61SSimon Glass 	return ret;
198f2105c61SSimon Glass }
199