xref: /openbmc/u-boot/board/xilinx/zynqmp/zynqmp.c (revision a0736efbe22fc9cc82efc6deb206fee87dac01c7)
184c7204bSMichal Simek /*
284c7204bSMichal Simek  * (C) Copyright 2014 - 2015 Xilinx, Inc.
384c7204bSMichal Simek  * Michal Simek <michal.simek@xilinx.com>
484c7204bSMichal Simek  *
584c7204bSMichal Simek  * SPDX-License-Identifier:	GPL-2.0+
684c7204bSMichal Simek  */
784c7204bSMichal Simek 
884c7204bSMichal Simek #include <common.h>
984c7204bSMichal Simek #include <netdev.h>
106fe6f135SMichal Simek #include <ahci.h>
116fe6f135SMichal Simek #include <scsi.h>
1284c7204bSMichal Simek #include <asm/arch/hardware.h>
1384c7204bSMichal Simek #include <asm/arch/sys_proto.h>
1484c7204bSMichal Simek #include <asm/io.h>
1584c7204bSMichal Simek 
1684c7204bSMichal Simek DECLARE_GLOBAL_DATA_PTR;
1784c7204bSMichal Simek 
1884c7204bSMichal Simek int board_init(void)
1984c7204bSMichal Simek {
20*a0736efbSMichal Simek 	printf("EL Level:\tEL%d\n", current_el());
21*a0736efbSMichal Simek 
2284c7204bSMichal Simek 	return 0;
2384c7204bSMichal Simek }
2484c7204bSMichal Simek 
2584c7204bSMichal Simek int board_early_init_r(void)
2684c7204bSMichal Simek {
2784c7204bSMichal Simek 	u32 val;
2884c7204bSMichal Simek 
2984c7204bSMichal Simek 	val = readl(&crlapb_base->timestamp_ref_ctrl);
3084c7204bSMichal Simek 	val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
3184c7204bSMichal Simek 	writel(val, &crlapb_base->timestamp_ref_ctrl);
3284c7204bSMichal Simek 
3384c7204bSMichal Simek 	/* Program freq register in System counter and enable system counter */
3484c7204bSMichal Simek 	writel(gd->cpu_clk, &iou_scntr->base_frequency_id_register);
3584c7204bSMichal Simek 	writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG |
3684c7204bSMichal Simek 	       ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
3784c7204bSMichal Simek 	       &iou_scntr->counter_control_register);
3884c7204bSMichal Simek 
3984c7204bSMichal Simek 	return 0;
4084c7204bSMichal Simek }
4184c7204bSMichal Simek 
4284c7204bSMichal Simek int dram_init(void)
4384c7204bSMichal Simek {
4484c7204bSMichal Simek 	gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
4584c7204bSMichal Simek 
4684c7204bSMichal Simek 	return 0;
4784c7204bSMichal Simek }
4884c7204bSMichal Simek 
4984c7204bSMichal Simek int timer_init(void)
5084c7204bSMichal Simek {
5184c7204bSMichal Simek 	return 0;
5284c7204bSMichal Simek }
5384c7204bSMichal Simek 
5484c7204bSMichal Simek void reset_cpu(ulong addr)
5584c7204bSMichal Simek {
5684c7204bSMichal Simek }
5784c7204bSMichal Simek 
586fe6f135SMichal Simek #ifdef CONFIG_SCSI_AHCI_PLAT
596fe6f135SMichal Simek void scsi_init(void)
606fe6f135SMichal Simek {
616fe6f135SMichal Simek 	ahci_init((void __iomem *)ZYNQMP_SATA_BASEADDR);
626fe6f135SMichal Simek 	scsi_scan(1);
636fe6f135SMichal Simek }
646fe6f135SMichal Simek #endif
656fe6f135SMichal Simek 
66cb7ea820SMichal Simek int board_eth_init(bd_t *bis)
67cb7ea820SMichal Simek {
68cb7ea820SMichal Simek 	u32 ret = 0;
69cb7ea820SMichal Simek 
70cb7ea820SMichal Simek #if defined(CONFIG_ZYNQ_GEM)
71cb7ea820SMichal Simek # if defined(CONFIG_ZYNQ_GEM0)
72cb7ea820SMichal Simek 	ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR0,
73cb7ea820SMichal Simek 						CONFIG_ZYNQ_GEM_PHY_ADDR0, 0);
74cb7ea820SMichal Simek # endif
75cb7ea820SMichal Simek # if defined(CONFIG_ZYNQ_GEM1)
76cb7ea820SMichal Simek 	ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR1,
77cb7ea820SMichal Simek 						CONFIG_ZYNQ_GEM_PHY_ADDR1, 0);
78cb7ea820SMichal Simek # endif
79cb7ea820SMichal Simek # if defined(CONFIG_ZYNQ_GEM2)
80cb7ea820SMichal Simek 	ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR2,
81cb7ea820SMichal Simek 						CONFIG_ZYNQ_GEM_PHY_ADDR2, 0);
82cb7ea820SMichal Simek # endif
83cb7ea820SMichal Simek # if defined(CONFIG_ZYNQ_GEM3)
84cb7ea820SMichal Simek 	ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR3,
85cb7ea820SMichal Simek 						CONFIG_ZYNQ_GEM_PHY_ADDR3, 0);
86cb7ea820SMichal Simek # endif
87cb7ea820SMichal Simek #endif
88cb7ea820SMichal Simek 	return ret;
89cb7ea820SMichal Simek }
90cb7ea820SMichal Simek 
9184c7204bSMichal Simek #ifdef CONFIG_CMD_MMC
9284c7204bSMichal Simek int board_mmc_init(bd_t *bd)
9384c7204bSMichal Simek {
9484c7204bSMichal Simek 	int ret = 0;
9584c7204bSMichal Simek 
9616247d28SMichal Simek 	u32 ver = zynqmp_get_silicon_version();
9716247d28SMichal Simek 
9816247d28SMichal Simek 	if (ver != ZYNQMP_CSU_VERSION_VELOCE) {
9984c7204bSMichal Simek #if defined(CONFIG_ZYNQ_SDHCI)
10084c7204bSMichal Simek # if defined(CONFIG_ZYNQ_SDHCI0)
10184c7204bSMichal Simek 		ret = zynq_sdhci_init(ZYNQ_SDHCI_BASEADDR0);
10284c7204bSMichal Simek # endif
10384c7204bSMichal Simek # if defined(CONFIG_ZYNQ_SDHCI1)
10484c7204bSMichal Simek 		ret |= zynq_sdhci_init(ZYNQ_SDHCI_BASEADDR1);
10584c7204bSMichal Simek # endif
10684c7204bSMichal Simek #endif
10716247d28SMichal Simek 	}
10884c7204bSMichal Simek 
10984c7204bSMichal Simek 	return ret;
11084c7204bSMichal Simek }
11184c7204bSMichal Simek #endif
11284c7204bSMichal Simek 
11384c7204bSMichal Simek int board_late_init(void)
11484c7204bSMichal Simek {
11584c7204bSMichal Simek 	u32 reg = 0;
11684c7204bSMichal Simek 	u8 bootmode;
11784c7204bSMichal Simek 
11884c7204bSMichal Simek 	reg = readl(&crlapb_base->boot_mode);
11984c7204bSMichal Simek 	bootmode = reg & BOOT_MODES_MASK;
12084c7204bSMichal Simek 
12184c7204bSMichal Simek 	switch (bootmode) {
12284c7204bSMichal Simek 	case SD_MODE:
12339c56f55SMichal Simek 	case EMMC_MODE:
12484c7204bSMichal Simek 		setenv("modeboot", "sdboot");
12584c7204bSMichal Simek 		break;
12684c7204bSMichal Simek 	default:
12784c7204bSMichal Simek 		printf("Invalid Boot Mode:0x%x\n", bootmode);
12884c7204bSMichal Simek 		break;
12984c7204bSMichal Simek 	}
13084c7204bSMichal Simek 
13184c7204bSMichal Simek 	return 0;
13284c7204bSMichal Simek }
133