184c7204bSMichal Simek /* 284c7204bSMichal Simek * (C) Copyright 2014 - 2015 Xilinx, Inc. 384c7204bSMichal Simek * Michal Simek <michal.simek@xilinx.com> 484c7204bSMichal Simek * 584c7204bSMichal Simek * SPDX-License-Identifier: GPL-2.0+ 684c7204bSMichal Simek */ 784c7204bSMichal Simek 884c7204bSMichal Simek #include <common.h> 9679b994aSMichal Simek #include <sata.h> 106fe6f135SMichal Simek #include <ahci.h> 116fe6f135SMichal Simek #include <scsi.h> 12b72894f1SMichal Simek #include <malloc.h> 130785dfd8SMichal Simek #include <asm/arch/clk.h> 1484c7204bSMichal Simek #include <asm/arch/hardware.h> 1584c7204bSMichal Simek #include <asm/arch/sys_proto.h> 1684c7204bSMichal Simek #include <asm/io.h> 1716fa00a7SSiva Durga Prasad Paladugu #include <usb.h> 1816fa00a7SSiva Durga Prasad Paladugu #include <dwc3-uboot.h> 196919b4bfSMichal Simek #include <i2c.h> 20*9feff385SMichal Simek #include <g_dnl.h> 2184c7204bSMichal Simek 2284c7204bSMichal Simek DECLARE_GLOBAL_DATA_PTR; 2384c7204bSMichal Simek 2484c7204bSMichal Simek int board_init(void) 2584c7204bSMichal Simek { 26a0736efbSMichal Simek printf("EL Level:\tEL%d\n", current_el()); 27a0736efbSMichal Simek 2884c7204bSMichal Simek return 0; 2984c7204bSMichal Simek } 3084c7204bSMichal Simek 3184c7204bSMichal Simek int board_early_init_r(void) 3284c7204bSMichal Simek { 3384c7204bSMichal Simek u32 val; 3484c7204bSMichal Simek 350785dfd8SMichal Simek if (current_el() == 3) { 3684c7204bSMichal Simek val = readl(&crlapb_base->timestamp_ref_ctrl); 3784c7204bSMichal Simek val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT; 3884c7204bSMichal Simek writel(val, &crlapb_base->timestamp_ref_ctrl); 3984c7204bSMichal Simek 400785dfd8SMichal Simek /* Program freq register in System counter */ 410785dfd8SMichal Simek writel(zynqmp_get_system_timer_freq(), 420785dfd8SMichal Simek &iou_scntr_secure->base_frequency_id_register); 430785dfd8SMichal Simek /* And enable system counter */ 440785dfd8SMichal Simek writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN, 450785dfd8SMichal Simek &iou_scntr_secure->counter_control_register); 460785dfd8SMichal Simek } 4784c7204bSMichal Simek /* Program freq register in System counter and enable system counter */ 4884c7204bSMichal Simek writel(gd->cpu_clk, &iou_scntr->base_frequency_id_register); 4984c7204bSMichal Simek writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG | 5084c7204bSMichal Simek ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN, 5184c7204bSMichal Simek &iou_scntr->counter_control_register); 5284c7204bSMichal Simek 5384c7204bSMichal Simek return 0; 5484c7204bSMichal Simek } 5584c7204bSMichal Simek 566919b4bfSMichal Simek int zynq_board_read_rom_ethaddr(unsigned char *ethaddr) 576919b4bfSMichal Simek { 586919b4bfSMichal Simek #if defined(CONFIG_ZYNQ_GEM_EEPROM_ADDR) && \ 596919b4bfSMichal Simek defined(CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET) && \ 606919b4bfSMichal Simek defined(CONFIG_ZYNQ_EEPROM_BUS) 616919b4bfSMichal Simek i2c_set_bus_num(CONFIG_ZYNQ_EEPROM_BUS); 626919b4bfSMichal Simek 636919b4bfSMichal Simek if (eeprom_read(CONFIG_ZYNQ_GEM_EEPROM_ADDR, 646919b4bfSMichal Simek CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET, 656919b4bfSMichal Simek ethaddr, 6)) 666919b4bfSMichal Simek printf("I2C EEPROM MAC address read failed\n"); 676919b4bfSMichal Simek #endif 686919b4bfSMichal Simek 696919b4bfSMichal Simek return 0; 706919b4bfSMichal Simek } 716919b4bfSMichal Simek 728d59d7f6SMichal Simek #if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE) 738d59d7f6SMichal Simek /* 748d59d7f6SMichal Simek * fdt_get_reg - Fill buffer by information from DT 758d59d7f6SMichal Simek */ 768d59d7f6SMichal Simek static phys_size_t fdt_get_reg(const void *fdt, int nodeoffset, void *buf, 778d59d7f6SMichal Simek const u32 *cell, int n) 788d59d7f6SMichal Simek { 798d59d7f6SMichal Simek int i = 0, b, banks; 808d59d7f6SMichal Simek int parent_offset = fdt_parent_offset(fdt, nodeoffset); 818d59d7f6SMichal Simek int address_cells = fdt_address_cells(fdt, parent_offset); 828d59d7f6SMichal Simek int size_cells = fdt_size_cells(fdt, parent_offset); 838d59d7f6SMichal Simek char *p = buf; 84658b3a56SMichal Simek u64 val; 85658b3a56SMichal Simek u64 vals; 868d59d7f6SMichal Simek 878d59d7f6SMichal Simek debug("%s: addr_cells=%x, size_cell=%x, buf=%p, cell=%p\n", 888d59d7f6SMichal Simek __func__, address_cells, size_cells, buf, cell); 898d59d7f6SMichal Simek 908d59d7f6SMichal Simek /* Check memory bank setup */ 918d59d7f6SMichal Simek banks = n % (address_cells + size_cells); 928d59d7f6SMichal Simek if (banks) 938d59d7f6SMichal Simek panic("Incorrect memory setup cells=%d, ac=%d, sc=%d\n", 948d59d7f6SMichal Simek n, address_cells, size_cells); 958d59d7f6SMichal Simek 968d59d7f6SMichal Simek banks = n / (address_cells + size_cells); 978d59d7f6SMichal Simek 988d59d7f6SMichal Simek for (b = 0; b < banks; b++) { 998d59d7f6SMichal Simek debug("%s: Bank #%d:\n", __func__, b); 1008d59d7f6SMichal Simek if (address_cells == 2) { 1018d59d7f6SMichal Simek val = cell[i + 1]; 1028d59d7f6SMichal Simek val <<= 32; 1038d59d7f6SMichal Simek val |= cell[i]; 1048d59d7f6SMichal Simek val = fdt64_to_cpu(val); 1058d59d7f6SMichal Simek debug("%s: addr64=%llx, ptr=%p, cell=%p\n", 1068d59d7f6SMichal Simek __func__, val, p, &cell[i]); 1078d59d7f6SMichal Simek *(phys_addr_t *)p = val; 1088d59d7f6SMichal Simek } else { 1098d59d7f6SMichal Simek debug("%s: addr32=%x, ptr=%p\n", 1108d59d7f6SMichal Simek __func__, fdt32_to_cpu(cell[i]), p); 1118d59d7f6SMichal Simek *(phys_addr_t *)p = fdt32_to_cpu(cell[i]); 1128d59d7f6SMichal Simek } 1138d59d7f6SMichal Simek p += sizeof(phys_addr_t); 1148d59d7f6SMichal Simek i += address_cells; 1158d59d7f6SMichal Simek 1168d59d7f6SMichal Simek debug("%s: pa=%p, i=%x, size=%zu\n", __func__, p, i, 1178d59d7f6SMichal Simek sizeof(phys_addr_t)); 1188d59d7f6SMichal Simek 1198d59d7f6SMichal Simek if (size_cells == 2) { 1208d59d7f6SMichal Simek vals = cell[i + 1]; 1218d59d7f6SMichal Simek vals <<= 32; 1228d59d7f6SMichal Simek vals |= cell[i]; 1238d59d7f6SMichal Simek vals = fdt64_to_cpu(vals); 1248d59d7f6SMichal Simek 1258d59d7f6SMichal Simek debug("%s: size64=%llx, ptr=%p, cell=%p\n", 1268d59d7f6SMichal Simek __func__, vals, p, &cell[i]); 1278d59d7f6SMichal Simek *(phys_size_t *)p = vals; 1288d59d7f6SMichal Simek } else { 1298d59d7f6SMichal Simek debug("%s: size32=%x, ptr=%p\n", 1308d59d7f6SMichal Simek __func__, fdt32_to_cpu(cell[i]), p); 1318d59d7f6SMichal Simek *(phys_size_t *)p = fdt32_to_cpu(cell[i]); 1328d59d7f6SMichal Simek } 1338d59d7f6SMichal Simek p += sizeof(phys_size_t); 1348d59d7f6SMichal Simek i += size_cells; 1358d59d7f6SMichal Simek 1368d59d7f6SMichal Simek debug("%s: ps=%p, i=%x, size=%zu\n", 1378d59d7f6SMichal Simek __func__, p, i, sizeof(phys_size_t)); 1388d59d7f6SMichal Simek } 1398d59d7f6SMichal Simek 1408d59d7f6SMichal Simek /* Return the first address size */ 1418d59d7f6SMichal Simek return *(phys_size_t *)((char *)buf + sizeof(phys_addr_t)); 1428d59d7f6SMichal Simek } 1438d59d7f6SMichal Simek 1448d59d7f6SMichal Simek #define FDT_REG_SIZE sizeof(u32) 1458d59d7f6SMichal Simek /* Temp location for sharing data for storing */ 1468d59d7f6SMichal Simek /* Up to 64-bit address + 64-bit size */ 1478d59d7f6SMichal Simek static u8 tmp[CONFIG_NR_DRAM_BANKS * 16]; 1488d59d7f6SMichal Simek 1498d59d7f6SMichal Simek void dram_init_banksize(void) 1508d59d7f6SMichal Simek { 1518d59d7f6SMichal Simek int bank; 1528d59d7f6SMichal Simek 1538d59d7f6SMichal Simek memcpy(&gd->bd->bi_dram[0], &tmp, sizeof(tmp)); 1548d59d7f6SMichal Simek 1558d59d7f6SMichal Simek for (bank = 0; bank < CONFIG_NR_DRAM_BANKS; bank++) { 1568d59d7f6SMichal Simek debug("Bank #%d: start %llx\n", bank, 1578d59d7f6SMichal Simek (unsigned long long)gd->bd->bi_dram[bank].start); 1588d59d7f6SMichal Simek debug("Bank #%d: size %llx\n", bank, 1598d59d7f6SMichal Simek (unsigned long long)gd->bd->bi_dram[bank].size); 1608d59d7f6SMichal Simek } 1618d59d7f6SMichal Simek } 1628d59d7f6SMichal Simek 1638d59d7f6SMichal Simek int dram_init(void) 1648d59d7f6SMichal Simek { 1658d59d7f6SMichal Simek int node, len; 1668d59d7f6SMichal Simek const void *blob = gd->fdt_blob; 1678d59d7f6SMichal Simek const u32 *cell; 1688d59d7f6SMichal Simek 1698d59d7f6SMichal Simek memset(&tmp, 0, sizeof(tmp)); 1708d59d7f6SMichal Simek 1718d59d7f6SMichal Simek /* find or create "/memory" node. */ 1728d59d7f6SMichal Simek node = fdt_subnode_offset(blob, 0, "memory"); 1738d59d7f6SMichal Simek if (node < 0) { 1748d59d7f6SMichal Simek printf("%s: Can't get memory node\n", __func__); 1758d59d7f6SMichal Simek return node; 1768d59d7f6SMichal Simek } 1778d59d7f6SMichal Simek 1788d59d7f6SMichal Simek /* Get pointer to cells and lenght of it */ 1798d59d7f6SMichal Simek cell = fdt_getprop(blob, node, "reg", &len); 1808d59d7f6SMichal Simek if (!cell) { 1818d59d7f6SMichal Simek printf("%s: Can't get reg property\n", __func__); 1828d59d7f6SMichal Simek return -1; 1838d59d7f6SMichal Simek } 1848d59d7f6SMichal Simek 1858d59d7f6SMichal Simek gd->ram_size = fdt_get_reg(blob, node, &tmp, cell, len / FDT_REG_SIZE); 1868d59d7f6SMichal Simek 187658b3a56SMichal Simek debug("%s: Initial DRAM size %llx\n", __func__, (u64)gd->ram_size); 1888d59d7f6SMichal Simek 1898d59d7f6SMichal Simek return 0; 1908d59d7f6SMichal Simek } 1918d59d7f6SMichal Simek #else 19284c7204bSMichal Simek int dram_init(void) 19384c7204bSMichal Simek { 19484c7204bSMichal Simek gd->ram_size = CONFIG_SYS_SDRAM_SIZE; 19584c7204bSMichal Simek 19684c7204bSMichal Simek return 0; 19784c7204bSMichal Simek } 1988d59d7f6SMichal Simek #endif 19984c7204bSMichal Simek 20084c7204bSMichal Simek void reset_cpu(ulong addr) 20184c7204bSMichal Simek { 20284c7204bSMichal Simek } 20384c7204bSMichal Simek 2046fe6f135SMichal Simek #ifdef CONFIG_SCSI_AHCI_PLAT 2056fe6f135SMichal Simek void scsi_init(void) 2066fe6f135SMichal Simek { 207679b994aSMichal Simek #if defined(CONFIG_SATA_CEVA) 208679b994aSMichal Simek init_sata(0); 209679b994aSMichal Simek #endif 2106fe6f135SMichal Simek ahci_init((void __iomem *)ZYNQMP_SATA_BASEADDR); 2116fe6f135SMichal Simek scsi_scan(1); 2126fe6f135SMichal Simek } 2136fe6f135SMichal Simek #endif 2146fe6f135SMichal Simek 21584c7204bSMichal Simek int board_late_init(void) 21684c7204bSMichal Simek { 21784c7204bSMichal Simek u32 reg = 0; 21884c7204bSMichal Simek u8 bootmode; 219b72894f1SMichal Simek const char *mode; 220b72894f1SMichal Simek char *new_targets; 221b72894f1SMichal Simek 222b72894f1SMichal Simek if (!(gd->flags & GD_FLG_ENV_DEFAULT)) { 223b72894f1SMichal Simek debug("Saved variables - Skipping\n"); 224b72894f1SMichal Simek return 0; 225b72894f1SMichal Simek } 22684c7204bSMichal Simek 22784c7204bSMichal Simek reg = readl(&crlapb_base->boot_mode); 22884c7204bSMichal Simek bootmode = reg & BOOT_MODES_MASK; 22984c7204bSMichal Simek 230fb90917cSMichal Simek puts("Bootmode: "); 23184c7204bSMichal Simek switch (bootmode) { 2320a5bcc8cSSiva Durga Prasad Paladugu case JTAG_MODE: 233fb90917cSMichal Simek puts("JTAG_MODE\n"); 234b72894f1SMichal Simek mode = "pxe dhcp"; 2350a5bcc8cSSiva Durga Prasad Paladugu break; 2360a5bcc8cSSiva Durga Prasad Paladugu case QSPI_MODE_24BIT: 2370a5bcc8cSSiva Durga Prasad Paladugu case QSPI_MODE_32BIT: 238b72894f1SMichal Simek mode = "qspi0"; 239fb90917cSMichal Simek puts("QSPI_MODE\n"); 2400a5bcc8cSSiva Durga Prasad Paladugu break; 24139c56f55SMichal Simek case EMMC_MODE: 24278678feeSMichal Simek puts("EMMC_MODE\n"); 243b72894f1SMichal Simek mode = "mmc0"; 24478678feeSMichal Simek break; 24578678feeSMichal Simek case SD_MODE: 246fb90917cSMichal Simek puts("SD_MODE\n"); 247b72894f1SMichal Simek mode = "mmc0"; 24884c7204bSMichal Simek break; 249af813acdSMichal Simek case SD_MODE1: 250fb90917cSMichal Simek puts("SD_MODE1\n"); 2512d9925bcSMichal Simek #if defined(CONFIG_ZYNQ_SDHCI0) && defined(CONFIG_ZYNQ_SDHCI1) 252b72894f1SMichal Simek mode = "mmc1"; 253b72894f1SMichal Simek #else 254b72894f1SMichal Simek mode = "mmc0"; 2552d9925bcSMichal Simek #endif 256af813acdSMichal Simek break; 257af813acdSMichal Simek case NAND_MODE: 258fb90917cSMichal Simek puts("NAND_MODE\n"); 259b72894f1SMichal Simek mode = "nand0"; 260af813acdSMichal Simek break; 26184c7204bSMichal Simek default: 262b72894f1SMichal Simek mode = ""; 26384c7204bSMichal Simek printf("Invalid Boot Mode:0x%x\n", bootmode); 26484c7204bSMichal Simek break; 26584c7204bSMichal Simek } 26684c7204bSMichal Simek 267b72894f1SMichal Simek /* 268b72894f1SMichal Simek * One terminating char + one byte for space between mode 269b72894f1SMichal Simek * and default boot_targets 270b72894f1SMichal Simek */ 271b72894f1SMichal Simek new_targets = calloc(1, strlen(mode) + 272b72894f1SMichal Simek strlen(getenv("boot_targets")) + 2); 273b72894f1SMichal Simek 274b72894f1SMichal Simek sprintf(new_targets, "%s %s", mode, getenv("boot_targets")); 275b72894f1SMichal Simek setenv("boot_targets", new_targets); 276b72894f1SMichal Simek 27784c7204bSMichal Simek return 0; 27884c7204bSMichal Simek } 27984696ff5SSiva Durga Prasad Paladugu 28084696ff5SSiva Durga Prasad Paladugu int checkboard(void) 28184696ff5SSiva Durga Prasad Paladugu { 2825af08556SMichal Simek puts("Board: Xilinx ZynqMP\n"); 28384696ff5SSiva Durga Prasad Paladugu return 0; 28484696ff5SSiva Durga Prasad Paladugu } 28516fa00a7SSiva Durga Prasad Paladugu 28616fa00a7SSiva Durga Prasad Paladugu #ifdef CONFIG_USB_DWC3 287275bd6d1SMichal Simek static struct dwc3_device dwc3_device_data0 = { 28816fa00a7SSiva Durga Prasad Paladugu .maximum_speed = USB_SPEED_HIGH, 28916fa00a7SSiva Durga Prasad Paladugu .base = ZYNQMP_USB0_XHCI_BASEADDR, 29016fa00a7SSiva Durga Prasad Paladugu .dr_mode = USB_DR_MODE_PERIPHERAL, 29116fa00a7SSiva Durga Prasad Paladugu .index = 0, 29216fa00a7SSiva Durga Prasad Paladugu }; 29316fa00a7SSiva Durga Prasad Paladugu 294275bd6d1SMichal Simek static struct dwc3_device dwc3_device_data1 = { 295275bd6d1SMichal Simek .maximum_speed = USB_SPEED_HIGH, 296275bd6d1SMichal Simek .base = ZYNQMP_USB1_XHCI_BASEADDR, 297275bd6d1SMichal Simek .dr_mode = USB_DR_MODE_PERIPHERAL, 298275bd6d1SMichal Simek .index = 1, 299275bd6d1SMichal Simek }; 300275bd6d1SMichal Simek 301*9feff385SMichal Simek int usb_gadget_handle_interrupts(int index) 30216fa00a7SSiva Durga Prasad Paladugu { 303*9feff385SMichal Simek dwc3_uboot_handle_interrupt(index); 30416fa00a7SSiva Durga Prasad Paladugu return 0; 30516fa00a7SSiva Durga Prasad Paladugu } 30616fa00a7SSiva Durga Prasad Paladugu 30716fa00a7SSiva Durga Prasad Paladugu int board_usb_init(int index, enum usb_init_type init) 30816fa00a7SSiva Durga Prasad Paladugu { 309275bd6d1SMichal Simek debug("%s: index %x\n", __func__, index); 310275bd6d1SMichal Simek 311275bd6d1SMichal Simek switch (index) { 312275bd6d1SMichal Simek case 0: 313275bd6d1SMichal Simek return dwc3_uboot_init(&dwc3_device_data0); 314275bd6d1SMichal Simek case 1: 315275bd6d1SMichal Simek return dwc3_uboot_init(&dwc3_device_data1); 316275bd6d1SMichal Simek }; 317275bd6d1SMichal Simek 318275bd6d1SMichal Simek return -1; 31916fa00a7SSiva Durga Prasad Paladugu } 32016fa00a7SSiva Durga Prasad Paladugu 32116fa00a7SSiva Durga Prasad Paladugu int board_usb_cleanup(int index, enum usb_init_type init) 32216fa00a7SSiva Durga Prasad Paladugu { 32316fa00a7SSiva Durga Prasad Paladugu dwc3_uboot_exit(index); 32416fa00a7SSiva Durga Prasad Paladugu return 0; 32516fa00a7SSiva Durga Prasad Paladugu } 32616fa00a7SSiva Durga Prasad Paladugu #endif 32733986e2cSMichal Simek 32833986e2cSMichal Simek void reset_misc(void) 32933986e2cSMichal Simek { 33033986e2cSMichal Simek psci_system_reset(true); 33133986e2cSMichal Simek } 332