1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+ 284c7204bSMichal Simek /* 384c7204bSMichal Simek * (C) Copyright 2014 - 2015 Xilinx, Inc. 484c7204bSMichal Simek * Michal Simek <michal.simek@xilinx.com> 584c7204bSMichal Simek */ 684c7204bSMichal Simek 784c7204bSMichal Simek #include <common.h> 8679b994aSMichal Simek #include <sata.h> 96fe6f135SMichal Simek #include <ahci.h> 106fe6f135SMichal Simek #include <scsi.h> 11b72894f1SMichal Simek #include <malloc.h> 120785dfd8SMichal Simek #include <asm/arch/clk.h> 1384c7204bSMichal Simek #include <asm/arch/hardware.h> 1484c7204bSMichal Simek #include <asm/arch/sys_proto.h> 152ad341edSMichal Simek #include <asm/arch/psu_init_gpl.h> 1684c7204bSMichal Simek #include <asm/io.h> 1716fa00a7SSiva Durga Prasad Paladugu #include <usb.h> 1816fa00a7SSiva Durga Prasad Paladugu #include <dwc3-uboot.h> 1947e60cbdSMichal Simek #include <zynqmppl.h> 206919b4bfSMichal Simek #include <i2c.h> 219feff385SMichal Simek #include <g_dnl.h> 2284c7204bSMichal Simek 2384c7204bSMichal Simek DECLARE_GLOBAL_DATA_PTR; 2484c7204bSMichal Simek 2547e60cbdSMichal Simek #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \ 2647e60cbdSMichal Simek !defined(CONFIG_SPL_BUILD) 2747e60cbdSMichal Simek static xilinx_desc zynqmppl = XILINX_ZYNQMP_DESC; 2847e60cbdSMichal Simek 2947e60cbdSMichal Simek static const struct { 308ebdf9efSMichal Simek u32 id; 31494fffe7SMichal Simek u32 ver; 3247e60cbdSMichal Simek char *name; 3383bf2ff0SSiva Durga Prasad Paladugu bool evexists; 3447e60cbdSMichal Simek } zynqmp_devices[] = { 3547e60cbdSMichal Simek { 3647e60cbdSMichal Simek .id = 0x10, 3747e60cbdSMichal Simek .name = "3eg", 3847e60cbdSMichal Simek }, 3947e60cbdSMichal Simek { 40494fffe7SMichal Simek .id = 0x10, 41494fffe7SMichal Simek .ver = 0x2c, 42494fffe7SMichal Simek .name = "3cg", 43494fffe7SMichal Simek }, 44494fffe7SMichal Simek { 4547e60cbdSMichal Simek .id = 0x11, 4647e60cbdSMichal Simek .name = "2eg", 4747e60cbdSMichal Simek }, 4847e60cbdSMichal Simek { 49494fffe7SMichal Simek .id = 0x11, 50494fffe7SMichal Simek .ver = 0x2c, 51494fffe7SMichal Simek .name = "2cg", 52494fffe7SMichal Simek }, 53494fffe7SMichal Simek { 5447e60cbdSMichal Simek .id = 0x20, 5547e60cbdSMichal Simek .name = "5ev", 5683bf2ff0SSiva Durga Prasad Paladugu .evexists = 1, 5747e60cbdSMichal Simek }, 5847e60cbdSMichal Simek { 59494fffe7SMichal Simek .id = 0x20, 60494fffe7SMichal Simek .ver = 0x100, 61494fffe7SMichal Simek .name = "5eg", 6283bf2ff0SSiva Durga Prasad Paladugu .evexists = 1, 63494fffe7SMichal Simek }, 64494fffe7SMichal Simek { 65494fffe7SMichal Simek .id = 0x20, 66494fffe7SMichal Simek .ver = 0x12c, 67494fffe7SMichal Simek .name = "5cg", 68494fffe7SMichal Simek }, 69494fffe7SMichal Simek { 7047e60cbdSMichal Simek .id = 0x21, 7147e60cbdSMichal Simek .name = "4ev", 7283bf2ff0SSiva Durga Prasad Paladugu .evexists = 1, 7347e60cbdSMichal Simek }, 7447e60cbdSMichal Simek { 75494fffe7SMichal Simek .id = 0x21, 76494fffe7SMichal Simek .ver = 0x100, 77494fffe7SMichal Simek .name = "4eg", 7883bf2ff0SSiva Durga Prasad Paladugu .evexists = 1, 79494fffe7SMichal Simek }, 80494fffe7SMichal Simek { 81494fffe7SMichal Simek .id = 0x21, 82494fffe7SMichal Simek .ver = 0x12c, 83494fffe7SMichal Simek .name = "4cg", 84494fffe7SMichal Simek }, 85494fffe7SMichal Simek { 8647e60cbdSMichal Simek .id = 0x30, 8747e60cbdSMichal Simek .name = "7ev", 8883bf2ff0SSiva Durga Prasad Paladugu .evexists = 1, 8947e60cbdSMichal Simek }, 9047e60cbdSMichal Simek { 91494fffe7SMichal Simek .id = 0x30, 92494fffe7SMichal Simek .ver = 0x100, 93494fffe7SMichal Simek .name = "7eg", 9483bf2ff0SSiva Durga Prasad Paladugu .evexists = 1, 95494fffe7SMichal Simek }, 96494fffe7SMichal Simek { 97494fffe7SMichal Simek .id = 0x30, 98494fffe7SMichal Simek .ver = 0x12c, 99494fffe7SMichal Simek .name = "7cg", 100494fffe7SMichal Simek }, 101494fffe7SMichal Simek { 10247e60cbdSMichal Simek .id = 0x38, 10347e60cbdSMichal Simek .name = "9eg", 10447e60cbdSMichal Simek }, 10547e60cbdSMichal Simek { 106494fffe7SMichal Simek .id = 0x38, 107494fffe7SMichal Simek .ver = 0x2c, 108494fffe7SMichal Simek .name = "9cg", 109494fffe7SMichal Simek }, 110494fffe7SMichal Simek { 11147e60cbdSMichal Simek .id = 0x39, 11247e60cbdSMichal Simek .name = "6eg", 11347e60cbdSMichal Simek }, 11447e60cbdSMichal Simek { 115494fffe7SMichal Simek .id = 0x39, 116494fffe7SMichal Simek .ver = 0x2c, 117494fffe7SMichal Simek .name = "6cg", 118494fffe7SMichal Simek }, 119494fffe7SMichal Simek { 12047e60cbdSMichal Simek .id = 0x40, 12147e60cbdSMichal Simek .name = "11eg", 12247e60cbdSMichal Simek }, 123494fffe7SMichal Simek { /* For testing purpose only */ 124494fffe7SMichal Simek .id = 0x50, 125494fffe7SMichal Simek .ver = 0x2c, 126494fffe7SMichal Simek .name = "15cg", 127494fffe7SMichal Simek }, 12847e60cbdSMichal Simek { 12947e60cbdSMichal Simek .id = 0x50, 13047e60cbdSMichal Simek .name = "15eg", 13147e60cbdSMichal Simek }, 13247e60cbdSMichal Simek { 13347e60cbdSMichal Simek .id = 0x58, 13447e60cbdSMichal Simek .name = "19eg", 13547e60cbdSMichal Simek }, 13647e60cbdSMichal Simek { 13747e60cbdSMichal Simek .id = 0x59, 13847e60cbdSMichal Simek .name = "17eg", 13947e60cbdSMichal Simek }, 140b030fedfSMichal Simek { 141b030fedfSMichal Simek .id = 0x61, 142b030fedfSMichal Simek .name = "21dr", 143b030fedfSMichal Simek }, 144b030fedfSMichal Simek { 145b030fedfSMichal Simek .id = 0x63, 146b030fedfSMichal Simek .name = "23dr", 147b030fedfSMichal Simek }, 148b030fedfSMichal Simek { 149b030fedfSMichal Simek .id = 0x65, 150b030fedfSMichal Simek .name = "25dr", 151b030fedfSMichal Simek }, 152b030fedfSMichal Simek { 153b030fedfSMichal Simek .id = 0x64, 154b030fedfSMichal Simek .name = "27dr", 155b030fedfSMichal Simek }, 156b030fedfSMichal Simek { 157b030fedfSMichal Simek .id = 0x60, 158b030fedfSMichal Simek .name = "28dr", 159b030fedfSMichal Simek }, 160b030fedfSMichal Simek { 161b030fedfSMichal Simek .id = 0x62, 162b030fedfSMichal Simek .name = "29dr", 163b030fedfSMichal Simek }, 16447e60cbdSMichal Simek }; 16574ba69dbSSiva Durga Prasad Paladugu #endif 16647e60cbdSMichal Simek 167f52bf5a3SSiva Durga Prasad Paladugu int chip_id(unsigned char id) 16847e60cbdSMichal Simek { 16947e60cbdSMichal Simek struct pt_regs regs; 17074ba69dbSSiva Durga Prasad Paladugu int val = -EINVAL; 17174ba69dbSSiva Durga Prasad Paladugu 17274ba69dbSSiva Durga Prasad Paladugu if (current_el() != 3) { 17347e60cbdSMichal Simek regs.regs[0] = ZYNQMP_SIP_SVC_CSU_DMA_CHIPID; 17447e60cbdSMichal Simek regs.regs[1] = 0; 17547e60cbdSMichal Simek regs.regs[2] = 0; 17647e60cbdSMichal Simek regs.regs[3] = 0; 17747e60cbdSMichal Simek 17847e60cbdSMichal Simek smc_call(®s); 17947e60cbdSMichal Simek 1800cba6abbSSoren Brinkmann /* 1810cba6abbSSoren Brinkmann * SMC returns: 1820cba6abbSSoren Brinkmann * regs[0][31:0] = status of the operation 1830cba6abbSSoren Brinkmann * regs[0][63:32] = CSU.IDCODE register 1840cba6abbSSoren Brinkmann * regs[1][31:0] = CSU.version register 185494fffe7SMichal Simek * regs[1][63:32] = CSU.IDCODE2 register 1860cba6abbSSoren Brinkmann */ 187db3123b4SSiva Durga Prasad Paladugu switch (id) { 188db3123b4SSiva Durga Prasad Paladugu case IDCODE: 1890cba6abbSSoren Brinkmann regs.regs[0] = upper_32_bits(regs.regs[0]); 1900cba6abbSSoren Brinkmann regs.regs[0] &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK | 1910cba6abbSSoren Brinkmann ZYNQMP_CSU_IDCODE_SVD_MASK; 1920cba6abbSSoren Brinkmann regs.regs[0] >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT; 193db3123b4SSiva Durga Prasad Paladugu val = regs.regs[0]; 194db3123b4SSiva Durga Prasad Paladugu break; 195db3123b4SSiva Durga Prasad Paladugu case VERSION: 196db3123b4SSiva Durga Prasad Paladugu regs.regs[1] = lower_32_bits(regs.regs[1]); 197db3123b4SSiva Durga Prasad Paladugu regs.regs[1] &= ZYNQMP_CSU_SILICON_VER_MASK; 198db3123b4SSiva Durga Prasad Paladugu val = regs.regs[1]; 199db3123b4SSiva Durga Prasad Paladugu break; 200494fffe7SMichal Simek case IDCODE2: 201494fffe7SMichal Simek regs.regs[1] = lower_32_bits(regs.regs[1]); 202494fffe7SMichal Simek regs.regs[1] >>= ZYNQMP_CSU_VERSION_EMPTY_SHIFT; 203494fffe7SMichal Simek val = regs.regs[1]; 204494fffe7SMichal Simek break; 205db3123b4SSiva Durga Prasad Paladugu default: 206db3123b4SSiva Durga Prasad Paladugu printf("%s, Invalid Req:0x%x\n", __func__, id); 207db3123b4SSiva Durga Prasad Paladugu } 20874ba69dbSSiva Durga Prasad Paladugu } else { 20974ba69dbSSiva Durga Prasad Paladugu switch (id) { 21074ba69dbSSiva Durga Prasad Paladugu case IDCODE: 21174ba69dbSSiva Durga Prasad Paladugu val = readl(ZYNQMP_CSU_IDCODE_ADDR); 21274ba69dbSSiva Durga Prasad Paladugu val &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK | 21374ba69dbSSiva Durga Prasad Paladugu ZYNQMP_CSU_IDCODE_SVD_MASK; 21474ba69dbSSiva Durga Prasad Paladugu val >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT; 21574ba69dbSSiva Durga Prasad Paladugu break; 21674ba69dbSSiva Durga Prasad Paladugu case VERSION: 21774ba69dbSSiva Durga Prasad Paladugu val = readl(ZYNQMP_CSU_VER_ADDR); 21874ba69dbSSiva Durga Prasad Paladugu val &= ZYNQMP_CSU_SILICON_VER_MASK; 21974ba69dbSSiva Durga Prasad Paladugu break; 22074ba69dbSSiva Durga Prasad Paladugu default: 22174ba69dbSSiva Durga Prasad Paladugu printf("%s, Invalid Req:0x%x\n", __func__, id); 22274ba69dbSSiva Durga Prasad Paladugu } 22374ba69dbSSiva Durga Prasad Paladugu } 2240cba6abbSSoren Brinkmann 225db3123b4SSiva Durga Prasad Paladugu return val; 22647e60cbdSMichal Simek } 22747e60cbdSMichal Simek 22883bf2ff0SSiva Durga Prasad Paladugu #define ZYNQMP_VERSION_SIZE 9 22983bf2ff0SSiva Durga Prasad Paladugu #define ZYNQMP_PL_STATUS_BIT 9 23083bf2ff0SSiva Durga Prasad Paladugu #define ZYNQMP_PL_STATUS_MASK BIT(ZYNQMP_PL_STATUS_BIT) 23183bf2ff0SSiva Durga Prasad Paladugu #define ZYNQMP_CSU_VERSION_MASK ~(ZYNQMP_PL_STATUS_MASK) 23283bf2ff0SSiva Durga Prasad Paladugu 23374ba69dbSSiva Durga Prasad Paladugu #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \ 23474ba69dbSSiva Durga Prasad Paladugu !defined(CONFIG_SPL_BUILD) 23547e60cbdSMichal Simek static char *zynqmp_get_silicon_idcode_name(void) 23647e60cbdSMichal Simek { 237494fffe7SMichal Simek u32 i, id, ver; 23883bf2ff0SSiva Durga Prasad Paladugu char *buf; 23983bf2ff0SSiva Durga Prasad Paladugu static char name[ZYNQMP_VERSION_SIZE]; 24047e60cbdSMichal Simek 241db3123b4SSiva Durga Prasad Paladugu id = chip_id(IDCODE); 242494fffe7SMichal Simek ver = chip_id(IDCODE2); 243494fffe7SMichal Simek 24447e60cbdSMichal Simek for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) { 24583bf2ff0SSiva Durga Prasad Paladugu if ((zynqmp_devices[i].id == id) && 24683bf2ff0SSiva Durga Prasad Paladugu (zynqmp_devices[i].ver == (ver & 24783bf2ff0SSiva Durga Prasad Paladugu ZYNQMP_CSU_VERSION_MASK))) { 24883bf2ff0SSiva Durga Prasad Paladugu strncat(name, "zu", 2); 24983bf2ff0SSiva Durga Prasad Paladugu strncat(name, zynqmp_devices[i].name, 25083bf2ff0SSiva Durga Prasad Paladugu ZYNQMP_VERSION_SIZE - 3); 25183bf2ff0SSiva Durga Prasad Paladugu break; 25247e60cbdSMichal Simek } 25383bf2ff0SSiva Durga Prasad Paladugu } 25483bf2ff0SSiva Durga Prasad Paladugu 25583bf2ff0SSiva Durga Prasad Paladugu if (i >= ARRAY_SIZE(zynqmp_devices)) 25647e60cbdSMichal Simek return "unknown"; 25783bf2ff0SSiva Durga Prasad Paladugu 25883bf2ff0SSiva Durga Prasad Paladugu if (!zynqmp_devices[i].evexists) 25983bf2ff0SSiva Durga Prasad Paladugu return name; 26083bf2ff0SSiva Durga Prasad Paladugu 26183bf2ff0SSiva Durga Prasad Paladugu if (ver & ZYNQMP_PL_STATUS_MASK) 26283bf2ff0SSiva Durga Prasad Paladugu return name; 26383bf2ff0SSiva Durga Prasad Paladugu 26483bf2ff0SSiva Durga Prasad Paladugu if (strstr(name, "eg") || strstr(name, "ev")) { 26583bf2ff0SSiva Durga Prasad Paladugu buf = strstr(name, "e"); 26683bf2ff0SSiva Durga Prasad Paladugu *buf = '\0'; 26783bf2ff0SSiva Durga Prasad Paladugu } 26883bf2ff0SSiva Durga Prasad Paladugu 26983bf2ff0SSiva Durga Prasad Paladugu return name; 27047e60cbdSMichal Simek } 27147e60cbdSMichal Simek #endif 27247e60cbdSMichal Simek 273fb4000e8SMichal Simek int board_early_init_f(void) 274fb4000e8SMichal Simek { 275f32e79f1SMichal Simek int ret = 0; 276fb4000e8SMichal Simek #if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_CLK_ZYNQMP) 277fb4000e8SMichal Simek zynqmp_pmufw_version(); 278fb4000e8SMichal Simek #endif 27955de0929SMichal Simek 28088f05a92SMichal Simek #if defined(CONFIG_ZYNQMP_PSU_INIT_ENABLED) 281f32e79f1SMichal Simek ret = psu_init(); 28255de0929SMichal Simek #endif 28355de0929SMichal Simek 284f32e79f1SMichal Simek return ret; 285fb4000e8SMichal Simek } 286fb4000e8SMichal Simek 28784c7204bSMichal Simek int board_init(void) 28884c7204bSMichal Simek { 289a0736efbSMichal Simek printf("EL Level:\tEL%d\n", current_el()); 290a0736efbSMichal Simek 29147e60cbdSMichal Simek #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \ 29247e60cbdSMichal Simek !defined(CONFIG_SPL_BUILD) || (defined(CONFIG_SPL_FPGA_SUPPORT) && \ 29347e60cbdSMichal Simek defined(CONFIG_SPL_BUILD)) 29447e60cbdSMichal Simek if (current_el() != 3) { 29583bf2ff0SSiva Durga Prasad Paladugu zynqmppl.name = zynqmp_get_silicon_idcode_name(); 29647e60cbdSMichal Simek printf("Chip ID:\t%s\n", zynqmppl.name); 29747e60cbdSMichal Simek fpga_init(); 29847e60cbdSMichal Simek fpga_add(fpga_xilinx, &zynqmppl); 29947e60cbdSMichal Simek } 30047e60cbdSMichal Simek #endif 30147e60cbdSMichal Simek 30284c7204bSMichal Simek return 0; 30384c7204bSMichal Simek } 30484c7204bSMichal Simek 30584c7204bSMichal Simek int board_early_init_r(void) 30684c7204bSMichal Simek { 30784c7204bSMichal Simek u32 val; 30884c7204bSMichal Simek 309ec60a279SSiva Durga Prasad Paladugu if (current_el() != 3) 310ec60a279SSiva Durga Prasad Paladugu return 0; 311ec60a279SSiva Durga Prasad Paladugu 31290a35db4SMichal Simek val = readl(&crlapb_base->timestamp_ref_ctrl); 31390a35db4SMichal Simek val &= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT; 31490a35db4SMichal Simek 315ec60a279SSiva Durga Prasad Paladugu if (!val) { 31684c7204bSMichal Simek val = readl(&crlapb_base->timestamp_ref_ctrl); 31784c7204bSMichal Simek val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT; 31884c7204bSMichal Simek writel(val, &crlapb_base->timestamp_ref_ctrl); 31984c7204bSMichal Simek 3200785dfd8SMichal Simek /* Program freq register in System counter */ 3210785dfd8SMichal Simek writel(zynqmp_get_system_timer_freq(), 3220785dfd8SMichal Simek &iou_scntr_secure->base_frequency_id_register); 3230785dfd8SMichal Simek /* And enable system counter */ 3240785dfd8SMichal Simek writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN, 3250785dfd8SMichal Simek &iou_scntr_secure->counter_control_register); 3260785dfd8SMichal Simek } 32784c7204bSMichal Simek return 0; 32884c7204bSMichal Simek } 32984c7204bSMichal Simek 3306919b4bfSMichal Simek int zynq_board_read_rom_ethaddr(unsigned char *ethaddr) 3316919b4bfSMichal Simek { 3326919b4bfSMichal Simek #if defined(CONFIG_ZYNQ_GEM_EEPROM_ADDR) && \ 3336919b4bfSMichal Simek defined(CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET) && \ 3346919b4bfSMichal Simek defined(CONFIG_ZYNQ_EEPROM_BUS) 3356919b4bfSMichal Simek i2c_set_bus_num(CONFIG_ZYNQ_EEPROM_BUS); 3366919b4bfSMichal Simek 3376919b4bfSMichal Simek if (eeprom_read(CONFIG_ZYNQ_GEM_EEPROM_ADDR, 3386919b4bfSMichal Simek CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET, 3396919b4bfSMichal Simek ethaddr, 6)) 3406919b4bfSMichal Simek printf("I2C EEPROM MAC address read failed\n"); 3416919b4bfSMichal Simek #endif 3426919b4bfSMichal Simek 3436919b4bfSMichal Simek return 0; 3446919b4bfSMichal Simek } 3456919b4bfSMichal Simek 34651916864SNitin Jain unsigned long do_go_exec(ulong (*entry)(int, char * const []), int argc, 34751916864SNitin Jain char * const argv[]) 34851916864SNitin Jain { 34951916864SNitin Jain int ret = 0; 35051916864SNitin Jain 35151916864SNitin Jain if (current_el() > 1) { 35251916864SNitin Jain smp_kick_all_cpus(); 35351916864SNitin Jain dcache_disable(); 35451916864SNitin Jain armv8_switch_to_el1(0x0, 0, 0, 0, (unsigned long)entry, 35551916864SNitin Jain ES_TO_AARCH64); 35651916864SNitin Jain } else { 35751916864SNitin Jain printf("FAIL: current EL is not above EL1\n"); 35851916864SNitin Jain ret = EINVAL; 35951916864SNitin Jain } 36051916864SNitin Jain return ret; 36151916864SNitin Jain } 36251916864SNitin Jain 3638d59d7f6SMichal Simek #if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE) 36476b00acaSSimon Glass int dram_init_banksize(void) 365361a8799STom Rini { 366da3f003bSMichal Simek return fdtdec_setup_memory_banksize(); 3678d59d7f6SMichal Simek } 3688d59d7f6SMichal Simek 3698d59d7f6SMichal Simek int dram_init(void) 3708d59d7f6SMichal Simek { 371950f86caSNathan Rossi if (fdtdec_setup_memory_size() != 0) 372950f86caSNathan Rossi return -EINVAL; 3738d59d7f6SMichal Simek 3748d59d7f6SMichal Simek return 0; 3758d59d7f6SMichal Simek } 3768d59d7f6SMichal Simek #else 37784c7204bSMichal Simek int dram_init(void) 37884c7204bSMichal Simek { 37961dc92a2SMichal Simek gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE, 38061dc92a2SMichal Simek CONFIG_SYS_SDRAM_SIZE); 38184c7204bSMichal Simek 38284c7204bSMichal Simek return 0; 38384c7204bSMichal Simek } 3848d59d7f6SMichal Simek #endif 38584c7204bSMichal Simek 38684c7204bSMichal Simek void reset_cpu(ulong addr) 38784c7204bSMichal Simek { 38884c7204bSMichal Simek } 38984c7204bSMichal Simek 39084c7204bSMichal Simek int board_late_init(void) 39184c7204bSMichal Simek { 39284c7204bSMichal Simek u32 reg = 0; 39384c7204bSMichal Simek u8 bootmode; 394b72894f1SMichal Simek const char *mode; 395b72894f1SMichal Simek char *new_targets; 39601c42d3dSSiva Durga Prasad Paladugu char *env_targets; 397d1db89f4SSiva Durga Prasad Paladugu int ret; 398b72894f1SMichal Simek 399b72894f1SMichal Simek if (!(gd->flags & GD_FLG_ENV_DEFAULT)) { 400b72894f1SMichal Simek debug("Saved variables - Skipping\n"); 401b72894f1SMichal Simek return 0; 402b72894f1SMichal Simek } 40384c7204bSMichal Simek 404d1db89f4SSiva Durga Prasad Paladugu ret = zynqmp_mmio_read((ulong)&crlapb_base->boot_mode, ®); 405d1db89f4SSiva Durga Prasad Paladugu if (ret) 406d1db89f4SSiva Durga Prasad Paladugu return -EINVAL; 407d1db89f4SSiva Durga Prasad Paladugu 40847359a03SMichal Simek if (reg >> BOOT_MODE_ALT_SHIFT) 40947359a03SMichal Simek reg >>= BOOT_MODE_ALT_SHIFT; 41047359a03SMichal Simek 41184c7204bSMichal Simek bootmode = reg & BOOT_MODES_MASK; 41284c7204bSMichal Simek 413fb90917cSMichal Simek puts("Bootmode: "); 41484c7204bSMichal Simek switch (bootmode) { 415d58fc12eSMichal Simek case USB_MODE: 416d58fc12eSMichal Simek puts("USB_MODE\n"); 417d58fc12eSMichal Simek mode = "usb"; 41807656ba5SMichal Simek env_set("modeboot", "usb_dfu_spl"); 419d58fc12eSMichal Simek break; 4200a5bcc8cSSiva Durga Prasad Paladugu case JTAG_MODE: 421fb90917cSMichal Simek puts("JTAG_MODE\n"); 422b72894f1SMichal Simek mode = "pxe dhcp"; 42307656ba5SMichal Simek env_set("modeboot", "jtagboot"); 4240a5bcc8cSSiva Durga Prasad Paladugu break; 4250a5bcc8cSSiva Durga Prasad Paladugu case QSPI_MODE_24BIT: 4260a5bcc8cSSiva Durga Prasad Paladugu case QSPI_MODE_32BIT: 427b72894f1SMichal Simek mode = "qspi0"; 428fb90917cSMichal Simek puts("QSPI_MODE\n"); 42907656ba5SMichal Simek env_set("modeboot", "qspiboot"); 4300a5bcc8cSSiva Durga Prasad Paladugu break; 43139c56f55SMichal Simek case EMMC_MODE: 43278678feeSMichal Simek puts("EMMC_MODE\n"); 433b72894f1SMichal Simek mode = "mmc0"; 43407656ba5SMichal Simek env_set("modeboot", "emmcboot"); 43578678feeSMichal Simek break; 43678678feeSMichal Simek case SD_MODE: 437fb90917cSMichal Simek puts("SD_MODE\n"); 438b72894f1SMichal Simek mode = "mmc0"; 43907656ba5SMichal Simek env_set("modeboot", "sdboot"); 44084c7204bSMichal Simek break; 441e1992276SSiva Durga Prasad Paladugu case SD1_LSHFT_MODE: 442e1992276SSiva Durga Prasad Paladugu puts("LVL_SHFT_"); 443e1992276SSiva Durga Prasad Paladugu /* fall through */ 444af813acdSMichal Simek case SD_MODE1: 445fb90917cSMichal Simek puts("SD_MODE1\n"); 4462d9925bcSMichal Simek #if defined(CONFIG_ZYNQ_SDHCI0) && defined(CONFIG_ZYNQ_SDHCI1) 447b72894f1SMichal Simek mode = "mmc1"; 44807656ba5SMichal Simek env_set("sdbootdev", "1"); 449b72894f1SMichal Simek #else 450b72894f1SMichal Simek mode = "mmc0"; 4512d9925bcSMichal Simek #endif 45207656ba5SMichal Simek env_set("modeboot", "sdboot"); 453af813acdSMichal Simek break; 454af813acdSMichal Simek case NAND_MODE: 455fb90917cSMichal Simek puts("NAND_MODE\n"); 456b72894f1SMichal Simek mode = "nand0"; 45707656ba5SMichal Simek env_set("modeboot", "nandboot"); 458af813acdSMichal Simek break; 45984c7204bSMichal Simek default: 460b72894f1SMichal Simek mode = ""; 46184c7204bSMichal Simek printf("Invalid Boot Mode:0x%x\n", bootmode); 46284c7204bSMichal Simek break; 46384c7204bSMichal Simek } 46484c7204bSMichal Simek 465b72894f1SMichal Simek /* 466b72894f1SMichal Simek * One terminating char + one byte for space between mode 467b72894f1SMichal Simek * and default boot_targets 468b72894f1SMichal Simek */ 46901c42d3dSSiva Durga Prasad Paladugu env_targets = env_get("boot_targets"); 47001c42d3dSSiva Durga Prasad Paladugu if (env_targets) { 471b72894f1SMichal Simek new_targets = calloc(1, strlen(mode) + 47201c42d3dSSiva Durga Prasad Paladugu strlen(env_targets) + 2); 47301c42d3dSSiva Durga Prasad Paladugu sprintf(new_targets, "%s %s", mode, env_targets); 47401c42d3dSSiva Durga Prasad Paladugu } else { 47501c42d3dSSiva Durga Prasad Paladugu new_targets = calloc(1, strlen(mode) + 2); 47601c42d3dSSiva Durga Prasad Paladugu sprintf(new_targets, "%s", mode); 47701c42d3dSSiva Durga Prasad Paladugu } 478b72894f1SMichal Simek 479382bee57SSimon Glass env_set("boot_targets", new_targets); 480b72894f1SMichal Simek 48184c7204bSMichal Simek return 0; 48284c7204bSMichal Simek } 48384696ff5SSiva Durga Prasad Paladugu 48484696ff5SSiva Durga Prasad Paladugu int checkboard(void) 48584696ff5SSiva Durga Prasad Paladugu { 4865af08556SMichal Simek puts("Board: Xilinx ZynqMP\n"); 48784696ff5SSiva Durga Prasad Paladugu return 0; 48884696ff5SSiva Durga Prasad Paladugu } 48916fa00a7SSiva Durga Prasad Paladugu 49016fa00a7SSiva Durga Prasad Paladugu #ifdef CONFIG_USB_DWC3 491275bd6d1SMichal Simek static struct dwc3_device dwc3_device_data0 = { 49216fa00a7SSiva Durga Prasad Paladugu .maximum_speed = USB_SPEED_HIGH, 49316fa00a7SSiva Durga Prasad Paladugu .base = ZYNQMP_USB0_XHCI_BASEADDR, 49416fa00a7SSiva Durga Prasad Paladugu .dr_mode = USB_DR_MODE_PERIPHERAL, 49516fa00a7SSiva Durga Prasad Paladugu .index = 0, 49616fa00a7SSiva Durga Prasad Paladugu }; 49716fa00a7SSiva Durga Prasad Paladugu 498275bd6d1SMichal Simek static struct dwc3_device dwc3_device_data1 = { 499275bd6d1SMichal Simek .maximum_speed = USB_SPEED_HIGH, 500275bd6d1SMichal Simek .base = ZYNQMP_USB1_XHCI_BASEADDR, 501275bd6d1SMichal Simek .dr_mode = USB_DR_MODE_PERIPHERAL, 502275bd6d1SMichal Simek .index = 1, 503275bd6d1SMichal Simek }; 504275bd6d1SMichal Simek 5059feff385SMichal Simek int usb_gadget_handle_interrupts(int index) 50616fa00a7SSiva Durga Prasad Paladugu { 5079feff385SMichal Simek dwc3_uboot_handle_interrupt(index); 50816fa00a7SSiva Durga Prasad Paladugu return 0; 50916fa00a7SSiva Durga Prasad Paladugu } 51016fa00a7SSiva Durga Prasad Paladugu 51116fa00a7SSiva Durga Prasad Paladugu int board_usb_init(int index, enum usb_init_type init) 51216fa00a7SSiva Durga Prasad Paladugu { 513275bd6d1SMichal Simek debug("%s: index %x\n", __func__, index); 514275bd6d1SMichal Simek 5158ecd50c8SMichal Simek #if defined(CONFIG_USB_GADGET_DOWNLOAD) 5168ecd50c8SMichal Simek g_dnl_set_serialnumber(CONFIG_SYS_CONFIG_NAME); 5178ecd50c8SMichal Simek #endif 5188ecd50c8SMichal Simek 519275bd6d1SMichal Simek switch (index) { 520275bd6d1SMichal Simek case 0: 521275bd6d1SMichal Simek return dwc3_uboot_init(&dwc3_device_data0); 522275bd6d1SMichal Simek case 1: 523275bd6d1SMichal Simek return dwc3_uboot_init(&dwc3_device_data1); 524275bd6d1SMichal Simek }; 525275bd6d1SMichal Simek 526275bd6d1SMichal Simek return -1; 52716fa00a7SSiva Durga Prasad Paladugu } 52816fa00a7SSiva Durga Prasad Paladugu 52916fa00a7SSiva Durga Prasad Paladugu int board_usb_cleanup(int index, enum usb_init_type init) 53016fa00a7SSiva Durga Prasad Paladugu { 53116fa00a7SSiva Durga Prasad Paladugu dwc3_uboot_exit(index); 53216fa00a7SSiva Durga Prasad Paladugu return 0; 53316fa00a7SSiva Durga Prasad Paladugu } 53416fa00a7SSiva Durga Prasad Paladugu #endif 535