xref: /openbmc/u-boot/board/xilinx/zynqmp/zynqmp.c (revision 47e60cbdf8aaa0a2ab0664fb8d12084820276202)
184c7204bSMichal Simek /*
284c7204bSMichal Simek  * (C) Copyright 2014 - 2015 Xilinx, Inc.
384c7204bSMichal Simek  * Michal Simek <michal.simek@xilinx.com>
484c7204bSMichal Simek  *
584c7204bSMichal Simek  * SPDX-License-Identifier:	GPL-2.0+
684c7204bSMichal Simek  */
784c7204bSMichal Simek 
884c7204bSMichal Simek #include <common.h>
9679b994aSMichal Simek #include <sata.h>
106fe6f135SMichal Simek #include <ahci.h>
116fe6f135SMichal Simek #include <scsi.h>
12b72894f1SMichal Simek #include <malloc.h>
130785dfd8SMichal Simek #include <asm/arch/clk.h>
1484c7204bSMichal Simek #include <asm/arch/hardware.h>
1584c7204bSMichal Simek #include <asm/arch/sys_proto.h>
1684c7204bSMichal Simek #include <asm/io.h>
1716fa00a7SSiva Durga Prasad Paladugu #include <usb.h>
1816fa00a7SSiva Durga Prasad Paladugu #include <dwc3-uboot.h>
19*47e60cbdSMichal Simek #include <zynqmppl.h>
206919b4bfSMichal Simek #include <i2c.h>
219feff385SMichal Simek #include <g_dnl.h>
2284c7204bSMichal Simek 
2384c7204bSMichal Simek DECLARE_GLOBAL_DATA_PTR;
2484c7204bSMichal Simek 
25*47e60cbdSMichal Simek #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
26*47e60cbdSMichal Simek     !defined(CONFIG_SPL_BUILD)
27*47e60cbdSMichal Simek static xilinx_desc zynqmppl = XILINX_ZYNQMP_DESC;
28*47e60cbdSMichal Simek 
29*47e60cbdSMichal Simek static const struct {
30*47e60cbdSMichal Simek 	uint32_t id;
31*47e60cbdSMichal Simek 	char *name;
32*47e60cbdSMichal Simek } zynqmp_devices[] = {
33*47e60cbdSMichal Simek 	{
34*47e60cbdSMichal Simek 		.id = 0x10,
35*47e60cbdSMichal Simek 		.name = "3eg",
36*47e60cbdSMichal Simek 	},
37*47e60cbdSMichal Simek 	{
38*47e60cbdSMichal Simek 		.id = 0x11,
39*47e60cbdSMichal Simek 		.name = "2eg",
40*47e60cbdSMichal Simek 	},
41*47e60cbdSMichal Simek 	{
42*47e60cbdSMichal Simek 		.id = 0x20,
43*47e60cbdSMichal Simek 		.name = "5ev",
44*47e60cbdSMichal Simek 	},
45*47e60cbdSMichal Simek 	{
46*47e60cbdSMichal Simek 		.id = 0x21,
47*47e60cbdSMichal Simek 		.name = "4ev",
48*47e60cbdSMichal Simek 	},
49*47e60cbdSMichal Simek 	{
50*47e60cbdSMichal Simek 		.id = 0x30,
51*47e60cbdSMichal Simek 		.name = "7ev",
52*47e60cbdSMichal Simek 	},
53*47e60cbdSMichal Simek 	{
54*47e60cbdSMichal Simek 		.id = 0x38,
55*47e60cbdSMichal Simek 		.name = "9eg",
56*47e60cbdSMichal Simek 	},
57*47e60cbdSMichal Simek 	{
58*47e60cbdSMichal Simek 		.id = 0x39,
59*47e60cbdSMichal Simek 		.name = "6eg",
60*47e60cbdSMichal Simek 	},
61*47e60cbdSMichal Simek 	{
62*47e60cbdSMichal Simek 		.id = 0x40,
63*47e60cbdSMichal Simek 		.name = "11eg",
64*47e60cbdSMichal Simek 	},
65*47e60cbdSMichal Simek 	{
66*47e60cbdSMichal Simek 		.id = 0x50,
67*47e60cbdSMichal Simek 		.name = "15eg",
68*47e60cbdSMichal Simek 	},
69*47e60cbdSMichal Simek 	{
70*47e60cbdSMichal Simek 		.id = 0x58,
71*47e60cbdSMichal Simek 		.name = "19eg",
72*47e60cbdSMichal Simek 	},
73*47e60cbdSMichal Simek 	{
74*47e60cbdSMichal Simek 		.id = 0x59,
75*47e60cbdSMichal Simek 		.name = "17eg",
76*47e60cbdSMichal Simek 	},
77*47e60cbdSMichal Simek };
78*47e60cbdSMichal Simek 
79*47e60cbdSMichal Simek static int chip_id(void)
80*47e60cbdSMichal Simek {
81*47e60cbdSMichal Simek 	struct pt_regs regs;
82*47e60cbdSMichal Simek 	regs.regs[0] = ZYNQMP_SIP_SVC_CSU_DMA_CHIPID;
83*47e60cbdSMichal Simek 	regs.regs[1] = 0;
84*47e60cbdSMichal Simek 	regs.regs[2] = 0;
85*47e60cbdSMichal Simek 	regs.regs[3] = 0;
86*47e60cbdSMichal Simek 
87*47e60cbdSMichal Simek 	smc_call(&regs);
88*47e60cbdSMichal Simek 
89*47e60cbdSMichal Simek 	return regs.regs[0];
90*47e60cbdSMichal Simek }
91*47e60cbdSMichal Simek 
92*47e60cbdSMichal Simek static char *zynqmp_get_silicon_idcode_name(void)
93*47e60cbdSMichal Simek {
94*47e60cbdSMichal Simek 	uint32_t i, id;
95*47e60cbdSMichal Simek 
96*47e60cbdSMichal Simek 	id = chip_id();
97*47e60cbdSMichal Simek 	for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) {
98*47e60cbdSMichal Simek 		if (zynqmp_devices[i].id == id)
99*47e60cbdSMichal Simek 			return zynqmp_devices[i].name;
100*47e60cbdSMichal Simek 	}
101*47e60cbdSMichal Simek 	return "unknown";
102*47e60cbdSMichal Simek }
103*47e60cbdSMichal Simek #endif
104*47e60cbdSMichal Simek 
105*47e60cbdSMichal Simek #define ZYNQMP_VERSION_SIZE	9
106*47e60cbdSMichal Simek 
10784c7204bSMichal Simek int board_init(void)
10884c7204bSMichal Simek {
109a0736efbSMichal Simek 	printf("EL Level:\tEL%d\n", current_el());
110a0736efbSMichal Simek 
111*47e60cbdSMichal Simek #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
112*47e60cbdSMichal Simek     !defined(CONFIG_SPL_BUILD) || (defined(CONFIG_SPL_FPGA_SUPPORT) && \
113*47e60cbdSMichal Simek     defined(CONFIG_SPL_BUILD))
114*47e60cbdSMichal Simek 	if (current_el() != 3) {
115*47e60cbdSMichal Simek 		static char version[ZYNQMP_VERSION_SIZE];
116*47e60cbdSMichal Simek 
117*47e60cbdSMichal Simek 		strncat(version, "xczu", ZYNQMP_VERSION_SIZE);
118*47e60cbdSMichal Simek 		zynqmppl.name = strncat(version,
119*47e60cbdSMichal Simek 					zynqmp_get_silicon_idcode_name(),
120*47e60cbdSMichal Simek 					ZYNQMP_VERSION_SIZE);
121*47e60cbdSMichal Simek 		printf("Chip ID:\t%s\n", zynqmppl.name);
122*47e60cbdSMichal Simek 		fpga_init();
123*47e60cbdSMichal Simek 		fpga_add(fpga_xilinx, &zynqmppl);
124*47e60cbdSMichal Simek 	}
125*47e60cbdSMichal Simek #endif
126*47e60cbdSMichal Simek 
12784c7204bSMichal Simek 	return 0;
12884c7204bSMichal Simek }
12984c7204bSMichal Simek 
13084c7204bSMichal Simek int board_early_init_r(void)
13184c7204bSMichal Simek {
13284c7204bSMichal Simek 	u32 val;
13384c7204bSMichal Simek 
1340785dfd8SMichal Simek 	if (current_el() == 3) {
13584c7204bSMichal Simek 		val = readl(&crlapb_base->timestamp_ref_ctrl);
13684c7204bSMichal Simek 		val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
13784c7204bSMichal Simek 		writel(val, &crlapb_base->timestamp_ref_ctrl);
13884c7204bSMichal Simek 
1390785dfd8SMichal Simek 		/* Program freq register in System counter */
1400785dfd8SMichal Simek 		writel(zynqmp_get_system_timer_freq(),
1410785dfd8SMichal Simek 		       &iou_scntr_secure->base_frequency_id_register);
1420785dfd8SMichal Simek 		/* And enable system counter */
1430785dfd8SMichal Simek 		writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
1440785dfd8SMichal Simek 		       &iou_scntr_secure->counter_control_register);
1450785dfd8SMichal Simek 	}
14684c7204bSMichal Simek 	/* Program freq register in System counter and enable system counter */
14784c7204bSMichal Simek 	writel(gd->cpu_clk, &iou_scntr->base_frequency_id_register);
14884c7204bSMichal Simek 	writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG |
14984c7204bSMichal Simek 	       ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
15084c7204bSMichal Simek 	       &iou_scntr->counter_control_register);
15184c7204bSMichal Simek 
15284c7204bSMichal Simek 	return 0;
15384c7204bSMichal Simek }
15484c7204bSMichal Simek 
1556919b4bfSMichal Simek int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
1566919b4bfSMichal Simek {
1576919b4bfSMichal Simek #if defined(CONFIG_ZYNQ_GEM_EEPROM_ADDR) && \
1586919b4bfSMichal Simek     defined(CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET) && \
1596919b4bfSMichal Simek     defined(CONFIG_ZYNQ_EEPROM_BUS)
1606919b4bfSMichal Simek 	i2c_set_bus_num(CONFIG_ZYNQ_EEPROM_BUS);
1616919b4bfSMichal Simek 
1626919b4bfSMichal Simek 	if (eeprom_read(CONFIG_ZYNQ_GEM_EEPROM_ADDR,
1636919b4bfSMichal Simek 			CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET,
1646919b4bfSMichal Simek 			ethaddr, 6))
1656919b4bfSMichal Simek 		printf("I2C EEPROM MAC address read failed\n");
1666919b4bfSMichal Simek #endif
1676919b4bfSMichal Simek 
1686919b4bfSMichal Simek 	return 0;
1696919b4bfSMichal Simek }
1706919b4bfSMichal Simek 
1718d59d7f6SMichal Simek #if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
1728d59d7f6SMichal Simek /*
1738d59d7f6SMichal Simek  * fdt_get_reg - Fill buffer by information from DT
1748d59d7f6SMichal Simek  */
1758d59d7f6SMichal Simek static phys_size_t fdt_get_reg(const void *fdt, int nodeoffset, void *buf,
1768d59d7f6SMichal Simek 			       const u32 *cell, int n)
1778d59d7f6SMichal Simek {
1788d59d7f6SMichal Simek 	int i = 0, b, banks;
1798d59d7f6SMichal Simek 	int parent_offset = fdt_parent_offset(fdt, nodeoffset);
1808d59d7f6SMichal Simek 	int address_cells = fdt_address_cells(fdt, parent_offset);
1818d59d7f6SMichal Simek 	int size_cells = fdt_size_cells(fdt, parent_offset);
1828d59d7f6SMichal Simek 	char *p = buf;
183658b3a56SMichal Simek 	u64 val;
184658b3a56SMichal Simek 	u64 vals;
1858d59d7f6SMichal Simek 
1868d59d7f6SMichal Simek 	debug("%s: addr_cells=%x, size_cell=%x, buf=%p, cell=%p\n",
1878d59d7f6SMichal Simek 	      __func__, address_cells, size_cells, buf, cell);
1888d59d7f6SMichal Simek 
1898d59d7f6SMichal Simek 	/* Check memory bank setup */
1908d59d7f6SMichal Simek 	banks = n % (address_cells + size_cells);
1918d59d7f6SMichal Simek 	if (banks)
1928d59d7f6SMichal Simek 		panic("Incorrect memory setup cells=%d, ac=%d, sc=%d\n",
1938d59d7f6SMichal Simek 		      n, address_cells, size_cells);
1948d59d7f6SMichal Simek 
1958d59d7f6SMichal Simek 	banks = n / (address_cells + size_cells);
1968d59d7f6SMichal Simek 
1978d59d7f6SMichal Simek 	for (b = 0; b < banks; b++) {
1988d59d7f6SMichal Simek 		debug("%s: Bank #%d:\n", __func__, b);
1998d59d7f6SMichal Simek 		if (address_cells == 2) {
2008d59d7f6SMichal Simek 			val = cell[i + 1];
2018d59d7f6SMichal Simek 			val <<= 32;
2028d59d7f6SMichal Simek 			val |= cell[i];
2038d59d7f6SMichal Simek 			val = fdt64_to_cpu(val);
2048d59d7f6SMichal Simek 			debug("%s: addr64=%llx, ptr=%p, cell=%p\n",
2058d59d7f6SMichal Simek 			      __func__, val, p, &cell[i]);
2068d59d7f6SMichal Simek 			*(phys_addr_t *)p = val;
2078d59d7f6SMichal Simek 		} else {
2088d59d7f6SMichal Simek 			debug("%s: addr32=%x, ptr=%p\n",
2098d59d7f6SMichal Simek 			      __func__, fdt32_to_cpu(cell[i]), p);
2108d59d7f6SMichal Simek 			*(phys_addr_t *)p = fdt32_to_cpu(cell[i]);
2118d59d7f6SMichal Simek 		}
2128d59d7f6SMichal Simek 		p += sizeof(phys_addr_t);
2138d59d7f6SMichal Simek 		i += address_cells;
2148d59d7f6SMichal Simek 
2158d59d7f6SMichal Simek 		debug("%s: pa=%p, i=%x, size=%zu\n", __func__, p, i,
2168d59d7f6SMichal Simek 		      sizeof(phys_addr_t));
2178d59d7f6SMichal Simek 
2188d59d7f6SMichal Simek 		if (size_cells == 2) {
2198d59d7f6SMichal Simek 			vals = cell[i + 1];
2208d59d7f6SMichal Simek 			vals <<= 32;
2218d59d7f6SMichal Simek 			vals |= cell[i];
2228d59d7f6SMichal Simek 			vals = fdt64_to_cpu(vals);
2238d59d7f6SMichal Simek 
2248d59d7f6SMichal Simek 			debug("%s: size64=%llx, ptr=%p, cell=%p\n",
2258d59d7f6SMichal Simek 			      __func__, vals, p, &cell[i]);
2268d59d7f6SMichal Simek 			*(phys_size_t *)p = vals;
2278d59d7f6SMichal Simek 		} else {
2288d59d7f6SMichal Simek 			debug("%s: size32=%x, ptr=%p\n",
2298d59d7f6SMichal Simek 			      __func__, fdt32_to_cpu(cell[i]), p);
2308d59d7f6SMichal Simek 			*(phys_size_t *)p = fdt32_to_cpu(cell[i]);
2318d59d7f6SMichal Simek 		}
2328d59d7f6SMichal Simek 		p += sizeof(phys_size_t);
2338d59d7f6SMichal Simek 		i += size_cells;
2348d59d7f6SMichal Simek 
2358d59d7f6SMichal Simek 		debug("%s: ps=%p, i=%x, size=%zu\n",
2368d59d7f6SMichal Simek 		      __func__, p, i, sizeof(phys_size_t));
2378d59d7f6SMichal Simek 	}
2388d59d7f6SMichal Simek 
2398d59d7f6SMichal Simek 	/* Return the first address size */
2408d59d7f6SMichal Simek 	return *(phys_size_t *)((char *)buf + sizeof(phys_addr_t));
2418d59d7f6SMichal Simek }
2428d59d7f6SMichal Simek 
2438d59d7f6SMichal Simek #define FDT_REG_SIZE  sizeof(u32)
2448d59d7f6SMichal Simek /* Temp location for sharing data for storing */
2458d59d7f6SMichal Simek /* Up to 64-bit address + 64-bit size */
2468d59d7f6SMichal Simek static u8 tmp[CONFIG_NR_DRAM_BANKS * 16];
2478d59d7f6SMichal Simek 
2488d59d7f6SMichal Simek void dram_init_banksize(void)
2498d59d7f6SMichal Simek {
2508d59d7f6SMichal Simek 	int bank;
2518d59d7f6SMichal Simek 
2528d59d7f6SMichal Simek 	memcpy(&gd->bd->bi_dram[0], &tmp, sizeof(tmp));
2538d59d7f6SMichal Simek 
2548d59d7f6SMichal Simek 	for (bank = 0; bank < CONFIG_NR_DRAM_BANKS; bank++) {
2558d59d7f6SMichal Simek 		debug("Bank #%d: start %llx\n", bank,
2568d59d7f6SMichal Simek 		      (unsigned long long)gd->bd->bi_dram[bank].start);
2578d59d7f6SMichal Simek 		debug("Bank #%d: size %llx\n", bank,
2588d59d7f6SMichal Simek 		      (unsigned long long)gd->bd->bi_dram[bank].size);
2598d59d7f6SMichal Simek 	}
2608d59d7f6SMichal Simek }
2618d59d7f6SMichal Simek 
2628d59d7f6SMichal Simek int dram_init(void)
2638d59d7f6SMichal Simek {
2648d59d7f6SMichal Simek 	int node, len;
2658d59d7f6SMichal Simek 	const void *blob = gd->fdt_blob;
2668d59d7f6SMichal Simek 	const u32 *cell;
2678d59d7f6SMichal Simek 
2688d59d7f6SMichal Simek 	memset(&tmp, 0, sizeof(tmp));
2698d59d7f6SMichal Simek 
2708d59d7f6SMichal Simek 	/* find or create "/memory" node. */
2718d59d7f6SMichal Simek 	node = fdt_subnode_offset(blob, 0, "memory");
2728d59d7f6SMichal Simek 	if (node < 0) {
2738d59d7f6SMichal Simek 		printf("%s: Can't get memory node\n", __func__);
2748d59d7f6SMichal Simek 		return node;
2758d59d7f6SMichal Simek 	}
2768d59d7f6SMichal Simek 
2778d59d7f6SMichal Simek 	/* Get pointer to cells and lenght of it */
2788d59d7f6SMichal Simek 	cell = fdt_getprop(blob, node, "reg", &len);
2798d59d7f6SMichal Simek 	if (!cell) {
2808d59d7f6SMichal Simek 		printf("%s: Can't get reg property\n", __func__);
2818d59d7f6SMichal Simek 		return -1;
2828d59d7f6SMichal Simek 	}
2838d59d7f6SMichal Simek 
2848d59d7f6SMichal Simek 	gd->ram_size = fdt_get_reg(blob, node, &tmp, cell, len / FDT_REG_SIZE);
2858d59d7f6SMichal Simek 
286658b3a56SMichal Simek 	debug("%s: Initial DRAM size %llx\n", __func__, (u64)gd->ram_size);
2878d59d7f6SMichal Simek 
2888d59d7f6SMichal Simek 	return 0;
2898d59d7f6SMichal Simek }
2908d59d7f6SMichal Simek #else
29184c7204bSMichal Simek int dram_init(void)
29284c7204bSMichal Simek {
29384c7204bSMichal Simek 	gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
29484c7204bSMichal Simek 
29584c7204bSMichal Simek 	return 0;
29684c7204bSMichal Simek }
2978d59d7f6SMichal Simek #endif
29884c7204bSMichal Simek 
29984c7204bSMichal Simek void reset_cpu(ulong addr)
30084c7204bSMichal Simek {
30184c7204bSMichal Simek }
30284c7204bSMichal Simek 
3036fe6f135SMichal Simek #ifdef CONFIG_SCSI_AHCI_PLAT
3046fe6f135SMichal Simek void scsi_init(void)
3056fe6f135SMichal Simek {
306679b994aSMichal Simek #if defined(CONFIG_SATA_CEVA)
307679b994aSMichal Simek 	init_sata(0);
308679b994aSMichal Simek #endif
3096fe6f135SMichal Simek 	ahci_init((void __iomem *)ZYNQMP_SATA_BASEADDR);
3106fe6f135SMichal Simek 	scsi_scan(1);
3116fe6f135SMichal Simek }
3126fe6f135SMichal Simek #endif
3136fe6f135SMichal Simek 
31484c7204bSMichal Simek int board_late_init(void)
31584c7204bSMichal Simek {
31684c7204bSMichal Simek 	u32 reg = 0;
31784c7204bSMichal Simek 	u8 bootmode;
318b72894f1SMichal Simek 	const char *mode;
319b72894f1SMichal Simek 	char *new_targets;
320b72894f1SMichal Simek 
321b72894f1SMichal Simek 	if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
322b72894f1SMichal Simek 		debug("Saved variables - Skipping\n");
323b72894f1SMichal Simek 		return 0;
324b72894f1SMichal Simek 	}
32584c7204bSMichal Simek 
32684c7204bSMichal Simek 	reg = readl(&crlapb_base->boot_mode);
32784c7204bSMichal Simek 	bootmode = reg & BOOT_MODES_MASK;
32884c7204bSMichal Simek 
329fb90917cSMichal Simek 	puts("Bootmode: ");
33084c7204bSMichal Simek 	switch (bootmode) {
331d58fc12eSMichal Simek 	case USB_MODE:
332d58fc12eSMichal Simek 		puts("USB_MODE\n");
333d58fc12eSMichal Simek 		mode = "usb";
334d58fc12eSMichal Simek 		break;
3350a5bcc8cSSiva Durga Prasad Paladugu 	case JTAG_MODE:
336fb90917cSMichal Simek 		puts("JTAG_MODE\n");
337b72894f1SMichal Simek 		mode = "pxe dhcp";
3380a5bcc8cSSiva Durga Prasad Paladugu 		break;
3390a5bcc8cSSiva Durga Prasad Paladugu 	case QSPI_MODE_24BIT:
3400a5bcc8cSSiva Durga Prasad Paladugu 	case QSPI_MODE_32BIT:
341b72894f1SMichal Simek 		mode = "qspi0";
342fb90917cSMichal Simek 		puts("QSPI_MODE\n");
3430a5bcc8cSSiva Durga Prasad Paladugu 		break;
34439c56f55SMichal Simek 	case EMMC_MODE:
34578678feeSMichal Simek 		puts("EMMC_MODE\n");
346b72894f1SMichal Simek 		mode = "mmc0";
34778678feeSMichal Simek 		break;
34878678feeSMichal Simek 	case SD_MODE:
349fb90917cSMichal Simek 		puts("SD_MODE\n");
350b72894f1SMichal Simek 		mode = "mmc0";
35184c7204bSMichal Simek 		break;
352af813acdSMichal Simek 	case SD_MODE1:
353fb90917cSMichal Simek 		puts("SD_MODE1\n");
3542d9925bcSMichal Simek #if defined(CONFIG_ZYNQ_SDHCI0) && defined(CONFIG_ZYNQ_SDHCI1)
355b72894f1SMichal Simek 		mode = "mmc1";
356b72894f1SMichal Simek #else
357b72894f1SMichal Simek 		mode = "mmc0";
3582d9925bcSMichal Simek #endif
359af813acdSMichal Simek 		break;
360af813acdSMichal Simek 	case NAND_MODE:
361fb90917cSMichal Simek 		puts("NAND_MODE\n");
362b72894f1SMichal Simek 		mode = "nand0";
363af813acdSMichal Simek 		break;
36484c7204bSMichal Simek 	default:
365b72894f1SMichal Simek 		mode = "";
36684c7204bSMichal Simek 		printf("Invalid Boot Mode:0x%x\n", bootmode);
36784c7204bSMichal Simek 		break;
36884c7204bSMichal Simek 	}
36984c7204bSMichal Simek 
370b72894f1SMichal Simek 	/*
371b72894f1SMichal Simek 	 * One terminating char + one byte for space between mode
372b72894f1SMichal Simek 	 * and default boot_targets
373b72894f1SMichal Simek 	 */
374b72894f1SMichal Simek 	new_targets = calloc(1, strlen(mode) +
375b72894f1SMichal Simek 				strlen(getenv("boot_targets")) + 2);
376b72894f1SMichal Simek 
377b72894f1SMichal Simek 	sprintf(new_targets, "%s %s", mode, getenv("boot_targets"));
378b72894f1SMichal Simek 	setenv("boot_targets", new_targets);
379b72894f1SMichal Simek 
38084c7204bSMichal Simek 	return 0;
38184c7204bSMichal Simek }
38284696ff5SSiva Durga Prasad Paladugu 
38384696ff5SSiva Durga Prasad Paladugu int checkboard(void)
38484696ff5SSiva Durga Prasad Paladugu {
3855af08556SMichal Simek 	puts("Board: Xilinx ZynqMP\n");
38684696ff5SSiva Durga Prasad Paladugu 	return 0;
38784696ff5SSiva Durga Prasad Paladugu }
38816fa00a7SSiva Durga Prasad Paladugu 
38916fa00a7SSiva Durga Prasad Paladugu #ifdef CONFIG_USB_DWC3
390275bd6d1SMichal Simek static struct dwc3_device dwc3_device_data0 = {
39116fa00a7SSiva Durga Prasad Paladugu 	.maximum_speed = USB_SPEED_HIGH,
39216fa00a7SSiva Durga Prasad Paladugu 	.base = ZYNQMP_USB0_XHCI_BASEADDR,
39316fa00a7SSiva Durga Prasad Paladugu 	.dr_mode = USB_DR_MODE_PERIPHERAL,
39416fa00a7SSiva Durga Prasad Paladugu 	.index = 0,
39516fa00a7SSiva Durga Prasad Paladugu };
39616fa00a7SSiva Durga Prasad Paladugu 
397275bd6d1SMichal Simek static struct dwc3_device dwc3_device_data1 = {
398275bd6d1SMichal Simek 	.maximum_speed = USB_SPEED_HIGH,
399275bd6d1SMichal Simek 	.base = ZYNQMP_USB1_XHCI_BASEADDR,
400275bd6d1SMichal Simek 	.dr_mode = USB_DR_MODE_PERIPHERAL,
401275bd6d1SMichal Simek 	.index = 1,
402275bd6d1SMichal Simek };
403275bd6d1SMichal Simek 
4049feff385SMichal Simek int usb_gadget_handle_interrupts(int index)
40516fa00a7SSiva Durga Prasad Paladugu {
4069feff385SMichal Simek 	dwc3_uboot_handle_interrupt(index);
40716fa00a7SSiva Durga Prasad Paladugu 	return 0;
40816fa00a7SSiva Durga Prasad Paladugu }
40916fa00a7SSiva Durga Prasad Paladugu 
41016fa00a7SSiva Durga Prasad Paladugu int board_usb_init(int index, enum usb_init_type init)
41116fa00a7SSiva Durga Prasad Paladugu {
412275bd6d1SMichal Simek 	debug("%s: index %x\n", __func__, index);
413275bd6d1SMichal Simek 
414275bd6d1SMichal Simek 	switch (index) {
415275bd6d1SMichal Simek 	case 0:
416275bd6d1SMichal Simek 		return dwc3_uboot_init(&dwc3_device_data0);
417275bd6d1SMichal Simek 	case 1:
418275bd6d1SMichal Simek 		return dwc3_uboot_init(&dwc3_device_data1);
419275bd6d1SMichal Simek 	};
420275bd6d1SMichal Simek 
421275bd6d1SMichal Simek 	return -1;
42216fa00a7SSiva Durga Prasad Paladugu }
42316fa00a7SSiva Durga Prasad Paladugu 
42416fa00a7SSiva Durga Prasad Paladugu int board_usb_cleanup(int index, enum usb_init_type init)
42516fa00a7SSiva Durga Prasad Paladugu {
42616fa00a7SSiva Durga Prasad Paladugu 	dwc3_uboot_exit(index);
42716fa00a7SSiva Durga Prasad Paladugu 	return 0;
42816fa00a7SSiva Durga Prasad Paladugu }
42916fa00a7SSiva Durga Prasad Paladugu #endif
43033986e2cSMichal Simek 
43133986e2cSMichal Simek void reset_misc(void)
43233986e2cSMichal Simek {
43333986e2cSMichal Simek 	psci_system_reset(true);
43433986e2cSMichal Simek }
435