184c7204bSMichal Simek /* 284c7204bSMichal Simek * (C) Copyright 2014 - 2015 Xilinx, Inc. 384c7204bSMichal Simek * Michal Simek <michal.simek@xilinx.com> 484c7204bSMichal Simek * 584c7204bSMichal Simek * SPDX-License-Identifier: GPL-2.0+ 684c7204bSMichal Simek */ 784c7204bSMichal Simek 884c7204bSMichal Simek #include <common.h> 9679b994aSMichal Simek #include <sata.h> 106fe6f135SMichal Simek #include <ahci.h> 116fe6f135SMichal Simek #include <scsi.h> 12b72894f1SMichal Simek #include <malloc.h> 130785dfd8SMichal Simek #include <asm/arch/clk.h> 1484c7204bSMichal Simek #include <asm/arch/hardware.h> 1584c7204bSMichal Simek #include <asm/arch/sys_proto.h> 1684c7204bSMichal Simek #include <asm/io.h> 1716fa00a7SSiva Durga Prasad Paladugu #include <usb.h> 1816fa00a7SSiva Durga Prasad Paladugu #include <dwc3-uboot.h> 1947e60cbdSMichal Simek #include <zynqmppl.h> 206919b4bfSMichal Simek #include <i2c.h> 219feff385SMichal Simek #include <g_dnl.h> 2284c7204bSMichal Simek 2384c7204bSMichal Simek DECLARE_GLOBAL_DATA_PTR; 2484c7204bSMichal Simek 2547e60cbdSMichal Simek #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \ 2647e60cbdSMichal Simek !defined(CONFIG_SPL_BUILD) 2747e60cbdSMichal Simek static xilinx_desc zynqmppl = XILINX_ZYNQMP_DESC; 2847e60cbdSMichal Simek 2947e60cbdSMichal Simek static const struct { 3047e60cbdSMichal Simek uint32_t id; 3147e60cbdSMichal Simek char *name; 3247e60cbdSMichal Simek } zynqmp_devices[] = { 3347e60cbdSMichal Simek { 3447e60cbdSMichal Simek .id = 0x10, 3547e60cbdSMichal Simek .name = "3eg", 3647e60cbdSMichal Simek }, 3747e60cbdSMichal Simek { 3847e60cbdSMichal Simek .id = 0x11, 3947e60cbdSMichal Simek .name = "2eg", 4047e60cbdSMichal Simek }, 4147e60cbdSMichal Simek { 4247e60cbdSMichal Simek .id = 0x20, 4347e60cbdSMichal Simek .name = "5ev", 4447e60cbdSMichal Simek }, 4547e60cbdSMichal Simek { 4647e60cbdSMichal Simek .id = 0x21, 4747e60cbdSMichal Simek .name = "4ev", 4847e60cbdSMichal Simek }, 4947e60cbdSMichal Simek { 5047e60cbdSMichal Simek .id = 0x30, 5147e60cbdSMichal Simek .name = "7ev", 5247e60cbdSMichal Simek }, 5347e60cbdSMichal Simek { 5447e60cbdSMichal Simek .id = 0x38, 5547e60cbdSMichal Simek .name = "9eg", 5647e60cbdSMichal Simek }, 5747e60cbdSMichal Simek { 5847e60cbdSMichal Simek .id = 0x39, 5947e60cbdSMichal Simek .name = "6eg", 6047e60cbdSMichal Simek }, 6147e60cbdSMichal Simek { 6247e60cbdSMichal Simek .id = 0x40, 6347e60cbdSMichal Simek .name = "11eg", 6447e60cbdSMichal Simek }, 6547e60cbdSMichal Simek { 6647e60cbdSMichal Simek .id = 0x50, 6747e60cbdSMichal Simek .name = "15eg", 6847e60cbdSMichal Simek }, 6947e60cbdSMichal Simek { 7047e60cbdSMichal Simek .id = 0x58, 7147e60cbdSMichal Simek .name = "19eg", 7247e60cbdSMichal Simek }, 7347e60cbdSMichal Simek { 7447e60cbdSMichal Simek .id = 0x59, 7547e60cbdSMichal Simek .name = "17eg", 7647e60cbdSMichal Simek }, 7747e60cbdSMichal Simek }; 7847e60cbdSMichal Simek 7947e60cbdSMichal Simek static int chip_id(void) 8047e60cbdSMichal Simek { 8147e60cbdSMichal Simek struct pt_regs regs; 8247e60cbdSMichal Simek regs.regs[0] = ZYNQMP_SIP_SVC_CSU_DMA_CHIPID; 8347e60cbdSMichal Simek regs.regs[1] = 0; 8447e60cbdSMichal Simek regs.regs[2] = 0; 8547e60cbdSMichal Simek regs.regs[3] = 0; 8647e60cbdSMichal Simek 8747e60cbdSMichal Simek smc_call(®s); 8847e60cbdSMichal Simek 890cba6abbSSoren Brinkmann /* 900cba6abbSSoren Brinkmann * SMC returns: 910cba6abbSSoren Brinkmann * regs[0][31:0] = status of the operation 920cba6abbSSoren Brinkmann * regs[0][63:32] = CSU.IDCODE register 930cba6abbSSoren Brinkmann * regs[1][31:0] = CSU.version register 940cba6abbSSoren Brinkmann */ 950cba6abbSSoren Brinkmann regs.regs[0] = upper_32_bits(regs.regs[0]); 960cba6abbSSoren Brinkmann regs.regs[0] &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK | 970cba6abbSSoren Brinkmann ZYNQMP_CSU_IDCODE_SVD_MASK; 980cba6abbSSoren Brinkmann regs.regs[0] >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT; 990cba6abbSSoren Brinkmann 10047e60cbdSMichal Simek return regs.regs[0]; 10147e60cbdSMichal Simek } 10247e60cbdSMichal Simek 10347e60cbdSMichal Simek static char *zynqmp_get_silicon_idcode_name(void) 10447e60cbdSMichal Simek { 10547e60cbdSMichal Simek uint32_t i, id; 10647e60cbdSMichal Simek 10747e60cbdSMichal Simek id = chip_id(); 10847e60cbdSMichal Simek for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) { 10947e60cbdSMichal Simek if (zynqmp_devices[i].id == id) 11047e60cbdSMichal Simek return zynqmp_devices[i].name; 11147e60cbdSMichal Simek } 11247e60cbdSMichal Simek return "unknown"; 11347e60cbdSMichal Simek } 11447e60cbdSMichal Simek #endif 11547e60cbdSMichal Simek 11647e60cbdSMichal Simek #define ZYNQMP_VERSION_SIZE 9 11747e60cbdSMichal Simek 11884c7204bSMichal Simek int board_init(void) 11984c7204bSMichal Simek { 120a0736efbSMichal Simek printf("EL Level:\tEL%d\n", current_el()); 121a0736efbSMichal Simek 12247e60cbdSMichal Simek #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \ 12347e60cbdSMichal Simek !defined(CONFIG_SPL_BUILD) || (defined(CONFIG_SPL_FPGA_SUPPORT) && \ 12447e60cbdSMichal Simek defined(CONFIG_SPL_BUILD)) 12547e60cbdSMichal Simek if (current_el() != 3) { 12647e60cbdSMichal Simek static char version[ZYNQMP_VERSION_SIZE]; 12747e60cbdSMichal Simek 12847e60cbdSMichal Simek strncat(version, "xczu", ZYNQMP_VERSION_SIZE); 12947e60cbdSMichal Simek zynqmppl.name = strncat(version, 13047e60cbdSMichal Simek zynqmp_get_silicon_idcode_name(), 13147e60cbdSMichal Simek ZYNQMP_VERSION_SIZE); 13247e60cbdSMichal Simek printf("Chip ID:\t%s\n", zynqmppl.name); 13347e60cbdSMichal Simek fpga_init(); 13447e60cbdSMichal Simek fpga_add(fpga_xilinx, &zynqmppl); 13547e60cbdSMichal Simek } 13647e60cbdSMichal Simek #endif 13747e60cbdSMichal Simek 13884c7204bSMichal Simek return 0; 13984c7204bSMichal Simek } 14084c7204bSMichal Simek 14184c7204bSMichal Simek int board_early_init_r(void) 14284c7204bSMichal Simek { 14384c7204bSMichal Simek u32 val; 14484c7204bSMichal Simek 1450785dfd8SMichal Simek if (current_el() == 3) { 14684c7204bSMichal Simek val = readl(&crlapb_base->timestamp_ref_ctrl); 14784c7204bSMichal Simek val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT; 14884c7204bSMichal Simek writel(val, &crlapb_base->timestamp_ref_ctrl); 14984c7204bSMichal Simek 1500785dfd8SMichal Simek /* Program freq register in System counter */ 1510785dfd8SMichal Simek writel(zynqmp_get_system_timer_freq(), 1520785dfd8SMichal Simek &iou_scntr_secure->base_frequency_id_register); 1530785dfd8SMichal Simek /* And enable system counter */ 1540785dfd8SMichal Simek writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN, 1550785dfd8SMichal Simek &iou_scntr_secure->counter_control_register); 1560785dfd8SMichal Simek } 15784c7204bSMichal Simek /* Program freq register in System counter and enable system counter */ 15884c7204bSMichal Simek writel(gd->cpu_clk, &iou_scntr->base_frequency_id_register); 15984c7204bSMichal Simek writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG | 16084c7204bSMichal Simek ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN, 16184c7204bSMichal Simek &iou_scntr->counter_control_register); 16284c7204bSMichal Simek 16384c7204bSMichal Simek return 0; 16484c7204bSMichal Simek } 16584c7204bSMichal Simek 1666919b4bfSMichal Simek int zynq_board_read_rom_ethaddr(unsigned char *ethaddr) 1676919b4bfSMichal Simek { 1686919b4bfSMichal Simek #if defined(CONFIG_ZYNQ_GEM_EEPROM_ADDR) && \ 1696919b4bfSMichal Simek defined(CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET) && \ 1706919b4bfSMichal Simek defined(CONFIG_ZYNQ_EEPROM_BUS) 1716919b4bfSMichal Simek i2c_set_bus_num(CONFIG_ZYNQ_EEPROM_BUS); 1726919b4bfSMichal Simek 1736919b4bfSMichal Simek if (eeprom_read(CONFIG_ZYNQ_GEM_EEPROM_ADDR, 1746919b4bfSMichal Simek CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET, 1756919b4bfSMichal Simek ethaddr, 6)) 1766919b4bfSMichal Simek printf("I2C EEPROM MAC address read failed\n"); 1776919b4bfSMichal Simek #endif 1786919b4bfSMichal Simek 1796919b4bfSMichal Simek return 0; 1806919b4bfSMichal Simek } 1816919b4bfSMichal Simek 1828d59d7f6SMichal Simek #if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE) 183*361a8799STom Rini /* 184*361a8799STom Rini * fdt_get_reg - Fill buffer by information from DT 185*361a8799STom Rini */ 186*361a8799STom Rini static phys_size_t fdt_get_reg(const void *fdt, int nodeoffset, void *buf, 187*361a8799STom Rini const u32 *cell, int n) 1888d59d7f6SMichal Simek { 189*361a8799STom Rini int i = 0, b, banks; 190*361a8799STom Rini int parent_offset = fdt_parent_offset(fdt, nodeoffset); 191*361a8799STom Rini int address_cells = fdt_address_cells(fdt, parent_offset); 192*361a8799STom Rini int size_cells = fdt_size_cells(fdt, parent_offset); 193*361a8799STom Rini char *p = buf; 194*361a8799STom Rini u64 val; 195*361a8799STom Rini u64 vals; 1968d59d7f6SMichal Simek 197*361a8799STom Rini debug("%s: addr_cells=%x, size_cell=%x, buf=%p, cell=%p\n", 198*361a8799STom Rini __func__, address_cells, size_cells, buf, cell); 1998d59d7f6SMichal Simek 200*361a8799STom Rini /* Check memory bank setup */ 201*361a8799STom Rini banks = n % (address_cells + size_cells); 202*361a8799STom Rini if (banks) 203*361a8799STom Rini panic("Incorrect memory setup cells=%d, ac=%d, sc=%d\n", 204*361a8799STom Rini n, address_cells, size_cells); 205*361a8799STom Rini 206*361a8799STom Rini banks = n / (address_cells + size_cells); 207*361a8799STom Rini 208*361a8799STom Rini for (b = 0; b < banks; b++) { 209*361a8799STom Rini debug("%s: Bank #%d:\n", __func__, b); 210*361a8799STom Rini if (address_cells == 2) { 211*361a8799STom Rini val = cell[i + 1]; 212*361a8799STom Rini val <<= 32; 213*361a8799STom Rini val |= cell[i]; 214*361a8799STom Rini val = fdt64_to_cpu(val); 215*361a8799STom Rini debug("%s: addr64=%llx, ptr=%p, cell=%p\n", 216*361a8799STom Rini __func__, val, p, &cell[i]); 217*361a8799STom Rini *(phys_addr_t *)p = val; 218*361a8799STom Rini } else { 219*361a8799STom Rini debug("%s: addr32=%x, ptr=%p\n", 220*361a8799STom Rini __func__, fdt32_to_cpu(cell[i]), p); 221*361a8799STom Rini *(phys_addr_t *)p = fdt32_to_cpu(cell[i]); 222*361a8799STom Rini } 223*361a8799STom Rini p += sizeof(phys_addr_t); 224*361a8799STom Rini i += address_cells; 225*361a8799STom Rini 226*361a8799STom Rini debug("%s: pa=%p, i=%x, size=%zu\n", __func__, p, i, 227*361a8799STom Rini sizeof(phys_addr_t)); 228*361a8799STom Rini 229*361a8799STom Rini if (size_cells == 2) { 230*361a8799STom Rini vals = cell[i + 1]; 231*361a8799STom Rini vals <<= 32; 232*361a8799STom Rini vals |= cell[i]; 233*361a8799STom Rini vals = fdt64_to_cpu(vals); 234*361a8799STom Rini 235*361a8799STom Rini debug("%s: size64=%llx, ptr=%p, cell=%p\n", 236*361a8799STom Rini __func__, vals, p, &cell[i]); 237*361a8799STom Rini *(phys_size_t *)p = vals; 238*361a8799STom Rini } else { 239*361a8799STom Rini debug("%s: size32=%x, ptr=%p\n", 240*361a8799STom Rini __func__, fdt32_to_cpu(cell[i]), p); 241*361a8799STom Rini *(phys_size_t *)p = fdt32_to_cpu(cell[i]); 242*361a8799STom Rini } 243*361a8799STom Rini p += sizeof(phys_size_t); 244*361a8799STom Rini i += size_cells; 245*361a8799STom Rini 246*361a8799STom Rini debug("%s: ps=%p, i=%x, size=%zu\n", 247*361a8799STom Rini __func__, p, i, sizeof(phys_size_t)); 248*361a8799STom Rini } 249*361a8799STom Rini 250*361a8799STom Rini /* Return the first address size */ 251*361a8799STom Rini return *(phys_size_t *)((char *)buf + sizeof(phys_addr_t)); 252*361a8799STom Rini } 253*361a8799STom Rini 254*361a8799STom Rini #define FDT_REG_SIZE sizeof(u32) 255*361a8799STom Rini /* Temp location for sharing data for storing */ 256*361a8799STom Rini /* Up to 64-bit address + 64-bit size */ 257*361a8799STom Rini static u8 tmp[CONFIG_NR_DRAM_BANKS * 16]; 258*361a8799STom Rini 259*361a8799STom Rini void dram_init_banksize(void) 260*361a8799STom Rini { 261*361a8799STom Rini int bank; 262*361a8799STom Rini 263*361a8799STom Rini memcpy(&gd->bd->bi_dram[0], &tmp, sizeof(tmp)); 264*361a8799STom Rini 265*361a8799STom Rini for (bank = 0; bank < CONFIG_NR_DRAM_BANKS; bank++) { 266*361a8799STom Rini debug("Bank #%d: start %llx\n", bank, 267*361a8799STom Rini (unsigned long long)gd->bd->bi_dram[bank].start); 268*361a8799STom Rini debug("Bank #%d: size %llx\n", bank, 269*361a8799STom Rini (unsigned long long)gd->bd->bi_dram[bank].size); 270*361a8799STom Rini } 2718d59d7f6SMichal Simek } 2728d59d7f6SMichal Simek 2738d59d7f6SMichal Simek int dram_init(void) 2748d59d7f6SMichal Simek { 275*361a8799STom Rini int node, len; 276*361a8799STom Rini const void *blob = gd->fdt_blob; 277*361a8799STom Rini const u32 *cell; 2788d59d7f6SMichal Simek 279*361a8799STom Rini memset(&tmp, 0, sizeof(tmp)); 280*361a8799STom Rini 281*361a8799STom Rini /* find or create "/memory" node. */ 282*361a8799STom Rini node = fdt_subnode_offset(blob, 0, "memory"); 283*361a8799STom Rini if (node < 0) { 284*361a8799STom Rini printf("%s: Can't get memory node\n", __func__); 285*361a8799STom Rini return node; 2868d59d7f6SMichal Simek } 2878d59d7f6SMichal Simek 288*361a8799STom Rini /* Get pointer to cells and lenght of it */ 289*361a8799STom Rini cell = fdt_getprop(blob, node, "reg", &len); 290*361a8799STom Rini if (!cell) { 291*361a8799STom Rini printf("%s: Can't get reg property\n", __func__); 292*361a8799STom Rini return -1; 293*361a8799STom Rini } 2948d59d7f6SMichal Simek 295*361a8799STom Rini gd->ram_size = fdt_get_reg(blob, node, &tmp, cell, len / FDT_REG_SIZE); 2968d59d7f6SMichal Simek 297*361a8799STom Rini debug("%s: Initial DRAM size %llx\n", __func__, (u64)gd->ram_size); 2988d59d7f6SMichal Simek 2998d59d7f6SMichal Simek return 0; 3008d59d7f6SMichal Simek } 3018d59d7f6SMichal Simek #else 30284c7204bSMichal Simek int dram_init(void) 30384c7204bSMichal Simek { 30484c7204bSMichal Simek gd->ram_size = CONFIG_SYS_SDRAM_SIZE; 30584c7204bSMichal Simek 30684c7204bSMichal Simek return 0; 30784c7204bSMichal Simek } 3088d59d7f6SMichal Simek #endif 30984c7204bSMichal Simek 31084c7204bSMichal Simek void reset_cpu(ulong addr) 31184c7204bSMichal Simek { 31284c7204bSMichal Simek } 31384c7204bSMichal Simek 314*361a8799STom Rini #ifdef CONFIG_SCSI_AHCI_PLAT 315*361a8799STom Rini void scsi_init(void) 316*361a8799STom Rini { 317*361a8799STom Rini #if defined(CONFIG_SATA_CEVA) 318*361a8799STom Rini init_sata(0); 319*361a8799STom Rini #endif 320*361a8799STom Rini ahci_init((void __iomem *)ZYNQMP_SATA_BASEADDR); 321*361a8799STom Rini scsi_scan(1); 322*361a8799STom Rini } 323*361a8799STom Rini #endif 324*361a8799STom Rini 32584c7204bSMichal Simek int board_late_init(void) 32684c7204bSMichal Simek { 32784c7204bSMichal Simek u32 reg = 0; 32884c7204bSMichal Simek u8 bootmode; 329b72894f1SMichal Simek const char *mode; 330b72894f1SMichal Simek char *new_targets; 331b72894f1SMichal Simek 332b72894f1SMichal Simek if (!(gd->flags & GD_FLG_ENV_DEFAULT)) { 333b72894f1SMichal Simek debug("Saved variables - Skipping\n"); 334b72894f1SMichal Simek return 0; 335b72894f1SMichal Simek } 33684c7204bSMichal Simek 33784c7204bSMichal Simek reg = readl(&crlapb_base->boot_mode); 33847359a03SMichal Simek if (reg >> BOOT_MODE_ALT_SHIFT) 33947359a03SMichal Simek reg >>= BOOT_MODE_ALT_SHIFT; 34047359a03SMichal Simek 34184c7204bSMichal Simek bootmode = reg & BOOT_MODES_MASK; 34284c7204bSMichal Simek 343fb90917cSMichal Simek puts("Bootmode: "); 34484c7204bSMichal Simek switch (bootmode) { 345d58fc12eSMichal Simek case USB_MODE: 346d58fc12eSMichal Simek puts("USB_MODE\n"); 347d58fc12eSMichal Simek mode = "usb"; 348d58fc12eSMichal Simek break; 3490a5bcc8cSSiva Durga Prasad Paladugu case JTAG_MODE: 350fb90917cSMichal Simek puts("JTAG_MODE\n"); 351b72894f1SMichal Simek mode = "pxe dhcp"; 3520a5bcc8cSSiva Durga Prasad Paladugu break; 3530a5bcc8cSSiva Durga Prasad Paladugu case QSPI_MODE_24BIT: 3540a5bcc8cSSiva Durga Prasad Paladugu case QSPI_MODE_32BIT: 355b72894f1SMichal Simek mode = "qspi0"; 356fb90917cSMichal Simek puts("QSPI_MODE\n"); 3570a5bcc8cSSiva Durga Prasad Paladugu break; 35839c56f55SMichal Simek case EMMC_MODE: 35978678feeSMichal Simek puts("EMMC_MODE\n"); 360b72894f1SMichal Simek mode = "mmc0"; 36178678feeSMichal Simek break; 36278678feeSMichal Simek case SD_MODE: 363fb90917cSMichal Simek puts("SD_MODE\n"); 364b72894f1SMichal Simek mode = "mmc0"; 36584c7204bSMichal Simek break; 366e1992276SSiva Durga Prasad Paladugu case SD1_LSHFT_MODE: 367e1992276SSiva Durga Prasad Paladugu puts("LVL_SHFT_"); 368e1992276SSiva Durga Prasad Paladugu /* fall through */ 369af813acdSMichal Simek case SD_MODE1: 370fb90917cSMichal Simek puts("SD_MODE1\n"); 3712d9925bcSMichal Simek #if defined(CONFIG_ZYNQ_SDHCI0) && defined(CONFIG_ZYNQ_SDHCI1) 372b72894f1SMichal Simek mode = "mmc1"; 373b72894f1SMichal Simek #else 374b72894f1SMichal Simek mode = "mmc0"; 3752d9925bcSMichal Simek #endif 376af813acdSMichal Simek break; 377af813acdSMichal Simek case NAND_MODE: 378fb90917cSMichal Simek puts("NAND_MODE\n"); 379b72894f1SMichal Simek mode = "nand0"; 380af813acdSMichal Simek break; 38184c7204bSMichal Simek default: 382b72894f1SMichal Simek mode = ""; 38384c7204bSMichal Simek printf("Invalid Boot Mode:0x%x\n", bootmode); 38484c7204bSMichal Simek break; 38584c7204bSMichal Simek } 38684c7204bSMichal Simek 387b72894f1SMichal Simek /* 388b72894f1SMichal Simek * One terminating char + one byte for space between mode 389b72894f1SMichal Simek * and default boot_targets 390b72894f1SMichal Simek */ 391b72894f1SMichal Simek new_targets = calloc(1, strlen(mode) + 392b72894f1SMichal Simek strlen(getenv("boot_targets")) + 2); 393b72894f1SMichal Simek 394b72894f1SMichal Simek sprintf(new_targets, "%s %s", mode, getenv("boot_targets")); 395b72894f1SMichal Simek setenv("boot_targets", new_targets); 396b72894f1SMichal Simek 39784c7204bSMichal Simek return 0; 39884c7204bSMichal Simek } 39984696ff5SSiva Durga Prasad Paladugu 40084696ff5SSiva Durga Prasad Paladugu int checkboard(void) 40184696ff5SSiva Durga Prasad Paladugu { 4025af08556SMichal Simek puts("Board: Xilinx ZynqMP\n"); 40384696ff5SSiva Durga Prasad Paladugu return 0; 40484696ff5SSiva Durga Prasad Paladugu } 40516fa00a7SSiva Durga Prasad Paladugu 40616fa00a7SSiva Durga Prasad Paladugu #ifdef CONFIG_USB_DWC3 407275bd6d1SMichal Simek static struct dwc3_device dwc3_device_data0 = { 40816fa00a7SSiva Durga Prasad Paladugu .maximum_speed = USB_SPEED_HIGH, 40916fa00a7SSiva Durga Prasad Paladugu .base = ZYNQMP_USB0_XHCI_BASEADDR, 41016fa00a7SSiva Durga Prasad Paladugu .dr_mode = USB_DR_MODE_PERIPHERAL, 41116fa00a7SSiva Durga Prasad Paladugu .index = 0, 41216fa00a7SSiva Durga Prasad Paladugu }; 41316fa00a7SSiva Durga Prasad Paladugu 414275bd6d1SMichal Simek static struct dwc3_device dwc3_device_data1 = { 415275bd6d1SMichal Simek .maximum_speed = USB_SPEED_HIGH, 416275bd6d1SMichal Simek .base = ZYNQMP_USB1_XHCI_BASEADDR, 417275bd6d1SMichal Simek .dr_mode = USB_DR_MODE_PERIPHERAL, 418275bd6d1SMichal Simek .index = 1, 419275bd6d1SMichal Simek }; 420275bd6d1SMichal Simek 4219feff385SMichal Simek int usb_gadget_handle_interrupts(int index) 42216fa00a7SSiva Durga Prasad Paladugu { 4239feff385SMichal Simek dwc3_uboot_handle_interrupt(index); 42416fa00a7SSiva Durga Prasad Paladugu return 0; 42516fa00a7SSiva Durga Prasad Paladugu } 42616fa00a7SSiva Durga Prasad Paladugu 42716fa00a7SSiva Durga Prasad Paladugu int board_usb_init(int index, enum usb_init_type init) 42816fa00a7SSiva Durga Prasad Paladugu { 429275bd6d1SMichal Simek debug("%s: index %x\n", __func__, index); 430275bd6d1SMichal Simek 4318ecd50c8SMichal Simek #if defined(CONFIG_USB_GADGET_DOWNLOAD) 4328ecd50c8SMichal Simek g_dnl_set_serialnumber(CONFIG_SYS_CONFIG_NAME); 4338ecd50c8SMichal Simek #endif 4348ecd50c8SMichal Simek 435275bd6d1SMichal Simek switch (index) { 436275bd6d1SMichal Simek case 0: 437275bd6d1SMichal Simek return dwc3_uboot_init(&dwc3_device_data0); 438275bd6d1SMichal Simek case 1: 439275bd6d1SMichal Simek return dwc3_uboot_init(&dwc3_device_data1); 440275bd6d1SMichal Simek }; 441275bd6d1SMichal Simek 442275bd6d1SMichal Simek return -1; 44316fa00a7SSiva Durga Prasad Paladugu } 44416fa00a7SSiva Durga Prasad Paladugu 44516fa00a7SSiva Durga Prasad Paladugu int board_usb_cleanup(int index, enum usb_init_type init) 44616fa00a7SSiva Durga Prasad Paladugu { 44716fa00a7SSiva Durga Prasad Paladugu dwc3_uboot_exit(index); 44816fa00a7SSiva Durga Prasad Paladugu return 0; 44916fa00a7SSiva Durga Prasad Paladugu } 45016fa00a7SSiva Durga Prasad Paladugu #endif 451