184c7204bSMichal Simek /* 284c7204bSMichal Simek * (C) Copyright 2014 - 2015 Xilinx, Inc. 384c7204bSMichal Simek * Michal Simek <michal.simek@xilinx.com> 484c7204bSMichal Simek * 584c7204bSMichal Simek * SPDX-License-Identifier: GPL-2.0+ 684c7204bSMichal Simek */ 784c7204bSMichal Simek 884c7204bSMichal Simek #include <common.h> 9679b994aSMichal Simek #include <sata.h> 106fe6f135SMichal Simek #include <ahci.h> 116fe6f135SMichal Simek #include <scsi.h> 12b72894f1SMichal Simek #include <malloc.h> 130785dfd8SMichal Simek #include <asm/arch/clk.h> 1484c7204bSMichal Simek #include <asm/arch/hardware.h> 1584c7204bSMichal Simek #include <asm/arch/sys_proto.h> 1684c7204bSMichal Simek #include <asm/io.h> 1716fa00a7SSiva Durga Prasad Paladugu #include <usb.h> 1816fa00a7SSiva Durga Prasad Paladugu #include <dwc3-uboot.h> 1947e60cbdSMichal Simek #include <zynqmppl.h> 206919b4bfSMichal Simek #include <i2c.h> 219feff385SMichal Simek #include <g_dnl.h> 2284c7204bSMichal Simek 2384c7204bSMichal Simek DECLARE_GLOBAL_DATA_PTR; 2484c7204bSMichal Simek 2547e60cbdSMichal Simek #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \ 2647e60cbdSMichal Simek !defined(CONFIG_SPL_BUILD) 2747e60cbdSMichal Simek static xilinx_desc zynqmppl = XILINX_ZYNQMP_DESC; 2847e60cbdSMichal Simek 2947e60cbdSMichal Simek static const struct { 3047e60cbdSMichal Simek uint32_t id; 3147e60cbdSMichal Simek char *name; 3247e60cbdSMichal Simek } zynqmp_devices[] = { 3347e60cbdSMichal Simek { 3447e60cbdSMichal Simek .id = 0x10, 3547e60cbdSMichal Simek .name = "3eg", 3647e60cbdSMichal Simek }, 3747e60cbdSMichal Simek { 3847e60cbdSMichal Simek .id = 0x11, 3947e60cbdSMichal Simek .name = "2eg", 4047e60cbdSMichal Simek }, 4147e60cbdSMichal Simek { 4247e60cbdSMichal Simek .id = 0x20, 4347e60cbdSMichal Simek .name = "5ev", 4447e60cbdSMichal Simek }, 4547e60cbdSMichal Simek { 4647e60cbdSMichal Simek .id = 0x21, 4747e60cbdSMichal Simek .name = "4ev", 4847e60cbdSMichal Simek }, 4947e60cbdSMichal Simek { 5047e60cbdSMichal Simek .id = 0x30, 5147e60cbdSMichal Simek .name = "7ev", 5247e60cbdSMichal Simek }, 5347e60cbdSMichal Simek { 5447e60cbdSMichal Simek .id = 0x38, 5547e60cbdSMichal Simek .name = "9eg", 5647e60cbdSMichal Simek }, 5747e60cbdSMichal Simek { 5847e60cbdSMichal Simek .id = 0x39, 5947e60cbdSMichal Simek .name = "6eg", 6047e60cbdSMichal Simek }, 6147e60cbdSMichal Simek { 6247e60cbdSMichal Simek .id = 0x40, 6347e60cbdSMichal Simek .name = "11eg", 6447e60cbdSMichal Simek }, 6547e60cbdSMichal Simek { 6647e60cbdSMichal Simek .id = 0x50, 6747e60cbdSMichal Simek .name = "15eg", 6847e60cbdSMichal Simek }, 6947e60cbdSMichal Simek { 7047e60cbdSMichal Simek .id = 0x58, 7147e60cbdSMichal Simek .name = "19eg", 7247e60cbdSMichal Simek }, 7347e60cbdSMichal Simek { 7447e60cbdSMichal Simek .id = 0x59, 7547e60cbdSMichal Simek .name = "17eg", 7647e60cbdSMichal Simek }, 7747e60cbdSMichal Simek }; 7847e60cbdSMichal Simek 7947e60cbdSMichal Simek static int chip_id(void) 8047e60cbdSMichal Simek { 8147e60cbdSMichal Simek struct pt_regs regs; 8247e60cbdSMichal Simek regs.regs[0] = ZYNQMP_SIP_SVC_CSU_DMA_CHIPID; 8347e60cbdSMichal Simek regs.regs[1] = 0; 8447e60cbdSMichal Simek regs.regs[2] = 0; 8547e60cbdSMichal Simek regs.regs[3] = 0; 8647e60cbdSMichal Simek 8747e60cbdSMichal Simek smc_call(®s); 8847e60cbdSMichal Simek 89*0cba6abbSSoren Brinkmann /* 90*0cba6abbSSoren Brinkmann * SMC returns: 91*0cba6abbSSoren Brinkmann * regs[0][31:0] = status of the operation 92*0cba6abbSSoren Brinkmann * regs[0][63:32] = CSU.IDCODE register 93*0cba6abbSSoren Brinkmann * regs[1][31:0] = CSU.version register 94*0cba6abbSSoren Brinkmann */ 95*0cba6abbSSoren Brinkmann regs.regs[0] = upper_32_bits(regs.regs[0]); 96*0cba6abbSSoren Brinkmann regs.regs[0] &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK | 97*0cba6abbSSoren Brinkmann ZYNQMP_CSU_IDCODE_SVD_MASK; 98*0cba6abbSSoren Brinkmann regs.regs[0] >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT; 99*0cba6abbSSoren Brinkmann 10047e60cbdSMichal Simek return regs.regs[0]; 10147e60cbdSMichal Simek } 10247e60cbdSMichal Simek 10347e60cbdSMichal Simek static char *zynqmp_get_silicon_idcode_name(void) 10447e60cbdSMichal Simek { 10547e60cbdSMichal Simek uint32_t i, id; 10647e60cbdSMichal Simek 10747e60cbdSMichal Simek id = chip_id(); 10847e60cbdSMichal Simek for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) { 10947e60cbdSMichal Simek if (zynqmp_devices[i].id == id) 11047e60cbdSMichal Simek return zynqmp_devices[i].name; 11147e60cbdSMichal Simek } 11247e60cbdSMichal Simek return "unknown"; 11347e60cbdSMichal Simek } 11447e60cbdSMichal Simek #endif 11547e60cbdSMichal Simek 11647e60cbdSMichal Simek #define ZYNQMP_VERSION_SIZE 9 11747e60cbdSMichal Simek 11884c7204bSMichal Simek int board_init(void) 11984c7204bSMichal Simek { 120a0736efbSMichal Simek printf("EL Level:\tEL%d\n", current_el()); 121a0736efbSMichal Simek 12247e60cbdSMichal Simek #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \ 12347e60cbdSMichal Simek !defined(CONFIG_SPL_BUILD) || (defined(CONFIG_SPL_FPGA_SUPPORT) && \ 12447e60cbdSMichal Simek defined(CONFIG_SPL_BUILD)) 12547e60cbdSMichal Simek if (current_el() != 3) { 12647e60cbdSMichal Simek static char version[ZYNQMP_VERSION_SIZE]; 12747e60cbdSMichal Simek 12847e60cbdSMichal Simek strncat(version, "xczu", ZYNQMP_VERSION_SIZE); 12947e60cbdSMichal Simek zynqmppl.name = strncat(version, 13047e60cbdSMichal Simek zynqmp_get_silicon_idcode_name(), 13147e60cbdSMichal Simek ZYNQMP_VERSION_SIZE); 13247e60cbdSMichal Simek printf("Chip ID:\t%s\n", zynqmppl.name); 13347e60cbdSMichal Simek fpga_init(); 13447e60cbdSMichal Simek fpga_add(fpga_xilinx, &zynqmppl); 13547e60cbdSMichal Simek } 13647e60cbdSMichal Simek #endif 13747e60cbdSMichal Simek 13884c7204bSMichal Simek return 0; 13984c7204bSMichal Simek } 14084c7204bSMichal Simek 14184c7204bSMichal Simek int board_early_init_r(void) 14284c7204bSMichal Simek { 14384c7204bSMichal Simek u32 val; 14484c7204bSMichal Simek 1450785dfd8SMichal Simek if (current_el() == 3) { 14684c7204bSMichal Simek val = readl(&crlapb_base->timestamp_ref_ctrl); 14784c7204bSMichal Simek val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT; 14884c7204bSMichal Simek writel(val, &crlapb_base->timestamp_ref_ctrl); 14984c7204bSMichal Simek 1500785dfd8SMichal Simek /* Program freq register in System counter */ 1510785dfd8SMichal Simek writel(zynqmp_get_system_timer_freq(), 1520785dfd8SMichal Simek &iou_scntr_secure->base_frequency_id_register); 1530785dfd8SMichal Simek /* And enable system counter */ 1540785dfd8SMichal Simek writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN, 1550785dfd8SMichal Simek &iou_scntr_secure->counter_control_register); 1560785dfd8SMichal Simek } 15784c7204bSMichal Simek /* Program freq register in System counter and enable system counter */ 15884c7204bSMichal Simek writel(gd->cpu_clk, &iou_scntr->base_frequency_id_register); 15984c7204bSMichal Simek writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG | 16084c7204bSMichal Simek ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN, 16184c7204bSMichal Simek &iou_scntr->counter_control_register); 16284c7204bSMichal Simek 16384c7204bSMichal Simek return 0; 16484c7204bSMichal Simek } 16584c7204bSMichal Simek 1666919b4bfSMichal Simek int zynq_board_read_rom_ethaddr(unsigned char *ethaddr) 1676919b4bfSMichal Simek { 1686919b4bfSMichal Simek #if defined(CONFIG_ZYNQ_GEM_EEPROM_ADDR) && \ 1696919b4bfSMichal Simek defined(CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET) && \ 1706919b4bfSMichal Simek defined(CONFIG_ZYNQ_EEPROM_BUS) 1716919b4bfSMichal Simek i2c_set_bus_num(CONFIG_ZYNQ_EEPROM_BUS); 1726919b4bfSMichal Simek 1736919b4bfSMichal Simek if (eeprom_read(CONFIG_ZYNQ_GEM_EEPROM_ADDR, 1746919b4bfSMichal Simek CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET, 1756919b4bfSMichal Simek ethaddr, 6)) 1766919b4bfSMichal Simek printf("I2C EEPROM MAC address read failed\n"); 1776919b4bfSMichal Simek #endif 1786919b4bfSMichal Simek 1796919b4bfSMichal Simek return 0; 1806919b4bfSMichal Simek } 1816919b4bfSMichal Simek 1828d59d7f6SMichal Simek #if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE) 1838d59d7f6SMichal Simek /* 1848d59d7f6SMichal Simek * fdt_get_reg - Fill buffer by information from DT 1858d59d7f6SMichal Simek */ 1868d59d7f6SMichal Simek static phys_size_t fdt_get_reg(const void *fdt, int nodeoffset, void *buf, 1878d59d7f6SMichal Simek const u32 *cell, int n) 1888d59d7f6SMichal Simek { 1898d59d7f6SMichal Simek int i = 0, b, banks; 1908d59d7f6SMichal Simek int parent_offset = fdt_parent_offset(fdt, nodeoffset); 1918d59d7f6SMichal Simek int address_cells = fdt_address_cells(fdt, parent_offset); 1928d59d7f6SMichal Simek int size_cells = fdt_size_cells(fdt, parent_offset); 1938d59d7f6SMichal Simek char *p = buf; 194658b3a56SMichal Simek u64 val; 195658b3a56SMichal Simek u64 vals; 1968d59d7f6SMichal Simek 1978d59d7f6SMichal Simek debug("%s: addr_cells=%x, size_cell=%x, buf=%p, cell=%p\n", 1988d59d7f6SMichal Simek __func__, address_cells, size_cells, buf, cell); 1998d59d7f6SMichal Simek 2008d59d7f6SMichal Simek /* Check memory bank setup */ 2018d59d7f6SMichal Simek banks = n % (address_cells + size_cells); 2028d59d7f6SMichal Simek if (banks) 2038d59d7f6SMichal Simek panic("Incorrect memory setup cells=%d, ac=%d, sc=%d\n", 2048d59d7f6SMichal Simek n, address_cells, size_cells); 2058d59d7f6SMichal Simek 2068d59d7f6SMichal Simek banks = n / (address_cells + size_cells); 2078d59d7f6SMichal Simek 2088d59d7f6SMichal Simek for (b = 0; b < banks; b++) { 2098d59d7f6SMichal Simek debug("%s: Bank #%d:\n", __func__, b); 2108d59d7f6SMichal Simek if (address_cells == 2) { 2118d59d7f6SMichal Simek val = cell[i + 1]; 2128d59d7f6SMichal Simek val <<= 32; 2138d59d7f6SMichal Simek val |= cell[i]; 2148d59d7f6SMichal Simek val = fdt64_to_cpu(val); 2158d59d7f6SMichal Simek debug("%s: addr64=%llx, ptr=%p, cell=%p\n", 2168d59d7f6SMichal Simek __func__, val, p, &cell[i]); 2178d59d7f6SMichal Simek *(phys_addr_t *)p = val; 2188d59d7f6SMichal Simek } else { 2198d59d7f6SMichal Simek debug("%s: addr32=%x, ptr=%p\n", 2208d59d7f6SMichal Simek __func__, fdt32_to_cpu(cell[i]), p); 2218d59d7f6SMichal Simek *(phys_addr_t *)p = fdt32_to_cpu(cell[i]); 2228d59d7f6SMichal Simek } 2238d59d7f6SMichal Simek p += sizeof(phys_addr_t); 2248d59d7f6SMichal Simek i += address_cells; 2258d59d7f6SMichal Simek 2268d59d7f6SMichal Simek debug("%s: pa=%p, i=%x, size=%zu\n", __func__, p, i, 2278d59d7f6SMichal Simek sizeof(phys_addr_t)); 2288d59d7f6SMichal Simek 2298d59d7f6SMichal Simek if (size_cells == 2) { 2308d59d7f6SMichal Simek vals = cell[i + 1]; 2318d59d7f6SMichal Simek vals <<= 32; 2328d59d7f6SMichal Simek vals |= cell[i]; 2338d59d7f6SMichal Simek vals = fdt64_to_cpu(vals); 2348d59d7f6SMichal Simek 2358d59d7f6SMichal Simek debug("%s: size64=%llx, ptr=%p, cell=%p\n", 2368d59d7f6SMichal Simek __func__, vals, p, &cell[i]); 2378d59d7f6SMichal Simek *(phys_size_t *)p = vals; 2388d59d7f6SMichal Simek } else { 2398d59d7f6SMichal Simek debug("%s: size32=%x, ptr=%p\n", 2408d59d7f6SMichal Simek __func__, fdt32_to_cpu(cell[i]), p); 2418d59d7f6SMichal Simek *(phys_size_t *)p = fdt32_to_cpu(cell[i]); 2428d59d7f6SMichal Simek } 2438d59d7f6SMichal Simek p += sizeof(phys_size_t); 2448d59d7f6SMichal Simek i += size_cells; 2458d59d7f6SMichal Simek 2468d59d7f6SMichal Simek debug("%s: ps=%p, i=%x, size=%zu\n", 2478d59d7f6SMichal Simek __func__, p, i, sizeof(phys_size_t)); 2488d59d7f6SMichal Simek } 2498d59d7f6SMichal Simek 2508d59d7f6SMichal Simek /* Return the first address size */ 2518d59d7f6SMichal Simek return *(phys_size_t *)((char *)buf + sizeof(phys_addr_t)); 2528d59d7f6SMichal Simek } 2538d59d7f6SMichal Simek 2548d59d7f6SMichal Simek #define FDT_REG_SIZE sizeof(u32) 2558d59d7f6SMichal Simek /* Temp location for sharing data for storing */ 2568d59d7f6SMichal Simek /* Up to 64-bit address + 64-bit size */ 2578d59d7f6SMichal Simek static u8 tmp[CONFIG_NR_DRAM_BANKS * 16]; 2588d59d7f6SMichal Simek 2598d59d7f6SMichal Simek void dram_init_banksize(void) 2608d59d7f6SMichal Simek { 2618d59d7f6SMichal Simek int bank; 2628d59d7f6SMichal Simek 2638d59d7f6SMichal Simek memcpy(&gd->bd->bi_dram[0], &tmp, sizeof(tmp)); 2648d59d7f6SMichal Simek 2658d59d7f6SMichal Simek for (bank = 0; bank < CONFIG_NR_DRAM_BANKS; bank++) { 2668d59d7f6SMichal Simek debug("Bank #%d: start %llx\n", bank, 2678d59d7f6SMichal Simek (unsigned long long)gd->bd->bi_dram[bank].start); 2688d59d7f6SMichal Simek debug("Bank #%d: size %llx\n", bank, 2698d59d7f6SMichal Simek (unsigned long long)gd->bd->bi_dram[bank].size); 2708d59d7f6SMichal Simek } 2718d59d7f6SMichal Simek } 2728d59d7f6SMichal Simek 2738d59d7f6SMichal Simek int dram_init(void) 2748d59d7f6SMichal Simek { 2758d59d7f6SMichal Simek int node, len; 2768d59d7f6SMichal Simek const void *blob = gd->fdt_blob; 2778d59d7f6SMichal Simek const u32 *cell; 2788d59d7f6SMichal Simek 2798d59d7f6SMichal Simek memset(&tmp, 0, sizeof(tmp)); 2808d59d7f6SMichal Simek 2818d59d7f6SMichal Simek /* find or create "/memory" node. */ 2828d59d7f6SMichal Simek node = fdt_subnode_offset(blob, 0, "memory"); 2838d59d7f6SMichal Simek if (node < 0) { 2848d59d7f6SMichal Simek printf("%s: Can't get memory node\n", __func__); 2858d59d7f6SMichal Simek return node; 2868d59d7f6SMichal Simek } 2878d59d7f6SMichal Simek 2888d59d7f6SMichal Simek /* Get pointer to cells and lenght of it */ 2898d59d7f6SMichal Simek cell = fdt_getprop(blob, node, "reg", &len); 2908d59d7f6SMichal Simek if (!cell) { 2918d59d7f6SMichal Simek printf("%s: Can't get reg property\n", __func__); 2928d59d7f6SMichal Simek return -1; 2938d59d7f6SMichal Simek } 2948d59d7f6SMichal Simek 2958d59d7f6SMichal Simek gd->ram_size = fdt_get_reg(blob, node, &tmp, cell, len / FDT_REG_SIZE); 2968d59d7f6SMichal Simek 297658b3a56SMichal Simek debug("%s: Initial DRAM size %llx\n", __func__, (u64)gd->ram_size); 2988d59d7f6SMichal Simek 2998d59d7f6SMichal Simek return 0; 3008d59d7f6SMichal Simek } 3018d59d7f6SMichal Simek #else 30284c7204bSMichal Simek int dram_init(void) 30384c7204bSMichal Simek { 30484c7204bSMichal Simek gd->ram_size = CONFIG_SYS_SDRAM_SIZE; 30584c7204bSMichal Simek 30684c7204bSMichal Simek return 0; 30784c7204bSMichal Simek } 3088d59d7f6SMichal Simek #endif 30984c7204bSMichal Simek 31084c7204bSMichal Simek void reset_cpu(ulong addr) 31184c7204bSMichal Simek { 31284c7204bSMichal Simek } 31384c7204bSMichal Simek 3146fe6f135SMichal Simek #ifdef CONFIG_SCSI_AHCI_PLAT 3156fe6f135SMichal Simek void scsi_init(void) 3166fe6f135SMichal Simek { 317679b994aSMichal Simek #if defined(CONFIG_SATA_CEVA) 318679b994aSMichal Simek init_sata(0); 319679b994aSMichal Simek #endif 3206fe6f135SMichal Simek ahci_init((void __iomem *)ZYNQMP_SATA_BASEADDR); 3216fe6f135SMichal Simek scsi_scan(1); 3226fe6f135SMichal Simek } 3236fe6f135SMichal Simek #endif 3246fe6f135SMichal Simek 32584c7204bSMichal Simek int board_late_init(void) 32684c7204bSMichal Simek { 32784c7204bSMichal Simek u32 reg = 0; 32884c7204bSMichal Simek u8 bootmode; 329b72894f1SMichal Simek const char *mode; 330b72894f1SMichal Simek char *new_targets; 331b72894f1SMichal Simek 332b72894f1SMichal Simek if (!(gd->flags & GD_FLG_ENV_DEFAULT)) { 333b72894f1SMichal Simek debug("Saved variables - Skipping\n"); 334b72894f1SMichal Simek return 0; 335b72894f1SMichal Simek } 33684c7204bSMichal Simek 33784c7204bSMichal Simek reg = readl(&crlapb_base->boot_mode); 33884c7204bSMichal Simek bootmode = reg & BOOT_MODES_MASK; 33984c7204bSMichal Simek 340fb90917cSMichal Simek puts("Bootmode: "); 34184c7204bSMichal Simek switch (bootmode) { 342d58fc12eSMichal Simek case USB_MODE: 343d58fc12eSMichal Simek puts("USB_MODE\n"); 344d58fc12eSMichal Simek mode = "usb"; 345d58fc12eSMichal Simek break; 3460a5bcc8cSSiva Durga Prasad Paladugu case JTAG_MODE: 347fb90917cSMichal Simek puts("JTAG_MODE\n"); 348b72894f1SMichal Simek mode = "pxe dhcp"; 3490a5bcc8cSSiva Durga Prasad Paladugu break; 3500a5bcc8cSSiva Durga Prasad Paladugu case QSPI_MODE_24BIT: 3510a5bcc8cSSiva Durga Prasad Paladugu case QSPI_MODE_32BIT: 352b72894f1SMichal Simek mode = "qspi0"; 353fb90917cSMichal Simek puts("QSPI_MODE\n"); 3540a5bcc8cSSiva Durga Prasad Paladugu break; 35539c56f55SMichal Simek case EMMC_MODE: 35678678feeSMichal Simek puts("EMMC_MODE\n"); 357b72894f1SMichal Simek mode = "mmc0"; 35878678feeSMichal Simek break; 35978678feeSMichal Simek case SD_MODE: 360fb90917cSMichal Simek puts("SD_MODE\n"); 361b72894f1SMichal Simek mode = "mmc0"; 36284c7204bSMichal Simek break; 363af813acdSMichal Simek case SD_MODE1: 364fb90917cSMichal Simek puts("SD_MODE1\n"); 3652d9925bcSMichal Simek #if defined(CONFIG_ZYNQ_SDHCI0) && defined(CONFIG_ZYNQ_SDHCI1) 366b72894f1SMichal Simek mode = "mmc1"; 367b72894f1SMichal Simek #else 368b72894f1SMichal Simek mode = "mmc0"; 3692d9925bcSMichal Simek #endif 370af813acdSMichal Simek break; 371af813acdSMichal Simek case NAND_MODE: 372fb90917cSMichal Simek puts("NAND_MODE\n"); 373b72894f1SMichal Simek mode = "nand0"; 374af813acdSMichal Simek break; 37584c7204bSMichal Simek default: 376b72894f1SMichal Simek mode = ""; 37784c7204bSMichal Simek printf("Invalid Boot Mode:0x%x\n", bootmode); 37884c7204bSMichal Simek break; 37984c7204bSMichal Simek } 38084c7204bSMichal Simek 381b72894f1SMichal Simek /* 382b72894f1SMichal Simek * One terminating char + one byte for space between mode 383b72894f1SMichal Simek * and default boot_targets 384b72894f1SMichal Simek */ 385b72894f1SMichal Simek new_targets = calloc(1, strlen(mode) + 386b72894f1SMichal Simek strlen(getenv("boot_targets")) + 2); 387b72894f1SMichal Simek 388b72894f1SMichal Simek sprintf(new_targets, "%s %s", mode, getenv("boot_targets")); 389b72894f1SMichal Simek setenv("boot_targets", new_targets); 390b72894f1SMichal Simek 39184c7204bSMichal Simek return 0; 39284c7204bSMichal Simek } 39384696ff5SSiva Durga Prasad Paladugu 39484696ff5SSiva Durga Prasad Paladugu int checkboard(void) 39584696ff5SSiva Durga Prasad Paladugu { 3965af08556SMichal Simek puts("Board: Xilinx ZynqMP\n"); 39784696ff5SSiva Durga Prasad Paladugu return 0; 39884696ff5SSiva Durga Prasad Paladugu } 39916fa00a7SSiva Durga Prasad Paladugu 40016fa00a7SSiva Durga Prasad Paladugu #ifdef CONFIG_USB_DWC3 401275bd6d1SMichal Simek static struct dwc3_device dwc3_device_data0 = { 40216fa00a7SSiva Durga Prasad Paladugu .maximum_speed = USB_SPEED_HIGH, 40316fa00a7SSiva Durga Prasad Paladugu .base = ZYNQMP_USB0_XHCI_BASEADDR, 40416fa00a7SSiva Durga Prasad Paladugu .dr_mode = USB_DR_MODE_PERIPHERAL, 40516fa00a7SSiva Durga Prasad Paladugu .index = 0, 40616fa00a7SSiva Durga Prasad Paladugu }; 40716fa00a7SSiva Durga Prasad Paladugu 408275bd6d1SMichal Simek static struct dwc3_device dwc3_device_data1 = { 409275bd6d1SMichal Simek .maximum_speed = USB_SPEED_HIGH, 410275bd6d1SMichal Simek .base = ZYNQMP_USB1_XHCI_BASEADDR, 411275bd6d1SMichal Simek .dr_mode = USB_DR_MODE_PERIPHERAL, 412275bd6d1SMichal Simek .index = 1, 413275bd6d1SMichal Simek }; 414275bd6d1SMichal Simek 4159feff385SMichal Simek int usb_gadget_handle_interrupts(int index) 41616fa00a7SSiva Durga Prasad Paladugu { 4179feff385SMichal Simek dwc3_uboot_handle_interrupt(index); 41816fa00a7SSiva Durga Prasad Paladugu return 0; 41916fa00a7SSiva Durga Prasad Paladugu } 42016fa00a7SSiva Durga Prasad Paladugu 42116fa00a7SSiva Durga Prasad Paladugu int board_usb_init(int index, enum usb_init_type init) 42216fa00a7SSiva Durga Prasad Paladugu { 423275bd6d1SMichal Simek debug("%s: index %x\n", __func__, index); 424275bd6d1SMichal Simek 425275bd6d1SMichal Simek switch (index) { 426275bd6d1SMichal Simek case 0: 427275bd6d1SMichal Simek return dwc3_uboot_init(&dwc3_device_data0); 428275bd6d1SMichal Simek case 1: 429275bd6d1SMichal Simek return dwc3_uboot_init(&dwc3_device_data1); 430275bd6d1SMichal Simek }; 431275bd6d1SMichal Simek 432275bd6d1SMichal Simek return -1; 43316fa00a7SSiva Durga Prasad Paladugu } 43416fa00a7SSiva Durga Prasad Paladugu 43516fa00a7SSiva Durga Prasad Paladugu int board_usb_cleanup(int index, enum usb_init_type init) 43616fa00a7SSiva Durga Prasad Paladugu { 43716fa00a7SSiva Durga Prasad Paladugu dwc3_uboot_exit(index); 43816fa00a7SSiva Durga Prasad Paladugu return 0; 43916fa00a7SSiva Durga Prasad Paladugu } 44016fa00a7SSiva Durga Prasad Paladugu #endif 441