1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0
2c00ac259SPeter Tyser /*
3c00ac259SPeter Tyser * Copyright 2008 Freescale Semiconductor, Inc.
4c00ac259SPeter Tyser */
5c00ac259SPeter Tyser
6c00ac259SPeter Tyser #include <common.h>
7c00ac259SPeter Tyser #include <i2c.h>
8c00ac259SPeter Tyser
95614e71bSYork Sun #include <fsl_ddr_sdram.h>
105614e71bSYork Sun #include <fsl_ddr_dimm_params.h>
11c00ac259SPeter Tyser
get_spd(ddr2_spd_eeprom_t * spd,unsigned char i2c_address)12c39f44dcSKumar Gala void get_spd(ddr2_spd_eeprom_t *spd, unsigned char i2c_address)
13c00ac259SPeter Tyser {
14c00ac259SPeter Tyser i2c_read(i2c_address, 0, 1, (uchar *)spd, sizeof(ddr2_spd_eeprom_t));
15c00ac259SPeter Tyser
16c00ac259SPeter Tyser /* We use soldered memory, but use an SPD EEPROM to describe it.
17c00ac259SPeter Tyser * The SPD has an unspecified dimm type, but the DDR2 initialization
18c00ac259SPeter Tyser * code requires a specific type to be specified. This sets the type
19c00ac259SPeter Tyser * as a standard unregistered SO-DIMM. */
20c00ac259SPeter Tyser if (spd->dimm_type == 0) {
21c00ac259SPeter Tyser spd->dimm_type = 0x4;
22c00ac259SPeter Tyser ((uchar *)spd)[63] += 0x4;
23c00ac259SPeter Tyser }
24c00ac259SPeter Tyser }
25c00ac259SPeter Tyser
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)26c00ac259SPeter Tyser void fsl_ddr_board_options(memctl_options_t *popts,
27c00ac259SPeter Tyser dimm_params_t *pdimm,
28c00ac259SPeter Tyser unsigned int ctrl_num)
29c00ac259SPeter Tyser {
30c00ac259SPeter Tyser /*
31c00ac259SPeter Tyser * Factors to consider for clock adjust:
32c00ac259SPeter Tyser * - number of chips on bus
33c00ac259SPeter Tyser * - position of slot
34c00ac259SPeter Tyser * - DDR1 vs. DDR2?
35c00ac259SPeter Tyser * - ???
36c00ac259SPeter Tyser *
37c00ac259SPeter Tyser * This needs to be determined on a board-by-board basis.
38c00ac259SPeter Tyser * 0110 3/4 cycle late
39c00ac259SPeter Tyser * 0111 7/8 cycle late
40c00ac259SPeter Tyser */
41c00ac259SPeter Tyser popts->clk_adjust = 7;
42c00ac259SPeter Tyser
43c00ac259SPeter Tyser /*
44c00ac259SPeter Tyser * Factors to consider for CPO:
45c00ac259SPeter Tyser * - frequency
46c00ac259SPeter Tyser * - ddr1 vs. ddr2
47c00ac259SPeter Tyser */
48c00ac259SPeter Tyser popts->cpo_override = 9;
49c00ac259SPeter Tyser
50c00ac259SPeter Tyser /*
51c00ac259SPeter Tyser * Factors to consider for write data delay:
52c00ac259SPeter Tyser * - number of DIMMs
53c00ac259SPeter Tyser *
54c00ac259SPeter Tyser * 1 = 1/4 clock delay
55c00ac259SPeter Tyser * 2 = 1/2 clock delay
56c00ac259SPeter Tyser * 3 = 3/4 clock delay
57c00ac259SPeter Tyser * 4 = 1 clock delay
58c00ac259SPeter Tyser * 5 = 5/4 clock delay
59c00ac259SPeter Tyser * 6 = 3/2 clock delay
60c00ac259SPeter Tyser */
61c00ac259SPeter Tyser popts->write_data_delay = 3;
62c00ac259SPeter Tyser
63c00ac259SPeter Tyser /*
64c00ac259SPeter Tyser * Factors to consider for half-strength driver enable:
65c00ac259SPeter Tyser * - number of DIMMs installed
66c00ac259SPeter Tyser */
67c00ac259SPeter Tyser popts->half_strength_driver_enable = 0;
68c00ac259SPeter Tyser }
69