1*6ce89324SYegor Yefremov /*
2*6ce89324SYegor Yefremov * mux.c
3*6ce89324SYegor Yefremov *
4*6ce89324SYegor Yefremov * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
5*6ce89324SYegor Yefremov *
6*6ce89324SYegor Yefremov * This program is free software; you can redistribute it and/or
7*6ce89324SYegor Yefremov * modify it under the terms of the GNU General Public License as
8*6ce89324SYegor Yefremov * published by the Free Software Foundation version 2.
9*6ce89324SYegor Yefremov *
10*6ce89324SYegor Yefremov * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11*6ce89324SYegor Yefremov * kind, whether express or implied; without even the implied warranty
12*6ce89324SYegor Yefremov * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13*6ce89324SYegor Yefremov * GNU General Public License for more details.
14*6ce89324SYegor Yefremov */
15*6ce89324SYegor Yefremov
16*6ce89324SYegor Yefremov #include <common.h>
17*6ce89324SYegor Yefremov #include <asm/arch/sys_proto.h>
18*6ce89324SYegor Yefremov #include <asm/arch/hardware.h>
19*6ce89324SYegor Yefremov #include <asm/arch/mux.h>
20*6ce89324SYegor Yefremov #include <asm/io.h>
21*6ce89324SYegor Yefremov #include <i2c.h>
22*6ce89324SYegor Yefremov #include "board.h"
23*6ce89324SYegor Yefremov
24*6ce89324SYegor Yefremov static struct module_pin_mux uart0_pin_mux[] = {
25*6ce89324SYegor Yefremov {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART0_RXD */
26*6ce89324SYegor Yefremov {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)}, /* UART0_TXD */
27*6ce89324SYegor Yefremov {-1},
28*6ce89324SYegor Yefremov };
29*6ce89324SYegor Yefremov
30*6ce89324SYegor Yefremov static struct module_pin_mux mmc0_pin_mux[] = {
31*6ce89324SYegor Yefremov {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */
32*6ce89324SYegor Yefremov {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */
33*6ce89324SYegor Yefremov {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */
34*6ce89324SYegor Yefremov {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */
35*6ce89324SYegor Yefremov {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */
36*6ce89324SYegor Yefremov {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */
37*6ce89324SYegor Yefremov {-1},
38*6ce89324SYegor Yefremov };
39*6ce89324SYegor Yefremov
40*6ce89324SYegor Yefremov static struct module_pin_mux i2c1_pin_mux[] = {
41*6ce89324SYegor Yefremov {OFFSET(spi0_d1), (MODE(2) | RXACTIVE |
42*6ce89324SYegor Yefremov PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
43*6ce89324SYegor Yefremov {OFFSET(spi0_cs0), (MODE(2) | RXACTIVE |
44*6ce89324SYegor Yefremov PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
45*6ce89324SYegor Yefremov {-1},
46*6ce89324SYegor Yefremov };
47*6ce89324SYegor Yefremov
48*6ce89324SYegor Yefremov static struct module_pin_mux rmii1_pin_mux[] = {
49*6ce89324SYegor Yefremov {OFFSET(mii1_crs), MODE(1) | RXACTIVE}, /* RGMII1_TCTL */
50*6ce89324SYegor Yefremov {OFFSET(mii1_txen), MODE(1)}, /* RGMII1_TCTL */
51*6ce89324SYegor Yefremov {OFFSET(mii1_txd1), MODE(1)}, /* RGMII1_TCTL */
52*6ce89324SYegor Yefremov {OFFSET(mii1_txd0), MODE(1)}, /* RGMII1_TCTL */
53*6ce89324SYegor Yefremov {OFFSET(mii1_rxd1), MODE(1) | RXACTIVE}, /* RGMII1_TCTL */
54*6ce89324SYegor Yefremov {OFFSET(mii1_rxd0), MODE(1) | RXACTIVE}, /* RGMII1_TCTL */
55*6ce89324SYegor Yefremov {OFFSET(rmii1_refclk), MODE(0) | RXACTIVE}, /* RGMII1_TCTL */
56*6ce89324SYegor Yefremov {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
57*6ce89324SYegor Yefremov {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
58*6ce89324SYegor Yefremov {-1},
59*6ce89324SYegor Yefremov };
60*6ce89324SYegor Yefremov
61*6ce89324SYegor Yefremov static struct module_pin_mux rgmii2_pin_mux[] = {
62*6ce89324SYegor Yefremov {OFFSET(gpmc_a0), MODE(2)}, /* RGMII1_TCTL */
63*6ce89324SYegor Yefremov {OFFSET(gpmc_a1), MODE(2) | RXACTIVE}, /* RGMII1_RCTL */
64*6ce89324SYegor Yefremov {OFFSET(gpmc_a2), MODE(2)}, /* RGMII1_TD3 */
65*6ce89324SYegor Yefremov {OFFSET(gpmc_a3), MODE(2)}, /* RGMII1_TD2 */
66*6ce89324SYegor Yefremov {OFFSET(gpmc_a4), MODE(2)}, /* RGMII1_TD1 */
67*6ce89324SYegor Yefremov {OFFSET(gpmc_a5), MODE(2)}, /* RGMII1_TD0 */
68*6ce89324SYegor Yefremov {OFFSET(gpmc_a6), MODE(2)}, /* RGMII1_TCLK */
69*6ce89324SYegor Yefremov {OFFSET(gpmc_a7), MODE(2) | RXACTIVE}, /* RGMII1_RCLK */
70*6ce89324SYegor Yefremov {OFFSET(gpmc_a8), MODE(2) | RXACTIVE}, /* RGMII1_RD3 */
71*6ce89324SYegor Yefremov {OFFSET(gpmc_a9), MODE(2) | RXACTIVE}, /* RGMII1_RD2 */
72*6ce89324SYegor Yefremov {OFFSET(gpmc_a10), MODE(2) | RXACTIVE}, /* RGMII1_RD1 */
73*6ce89324SYegor Yefremov {OFFSET(gpmc_a11), MODE(2) | RXACTIVE}, /* RGMII1_RD0 */
74*6ce89324SYegor Yefremov {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
75*6ce89324SYegor Yefremov {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
76*6ce89324SYegor Yefremov {-1},
77*6ce89324SYegor Yefremov };
78*6ce89324SYegor Yefremov
79*6ce89324SYegor Yefremov static struct module_pin_mux nand_pin_mux[] = {
80*6ce89324SYegor Yefremov {OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD0 */
81*6ce89324SYegor Yefremov {OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD1 */
82*6ce89324SYegor Yefremov {OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD2 */
83*6ce89324SYegor Yefremov {OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD3 */
84*6ce89324SYegor Yefremov {OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD4 */
85*6ce89324SYegor Yefremov {OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD5 */
86*6ce89324SYegor Yefremov {OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD6 */
87*6ce89324SYegor Yefremov {OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD7 */
88*6ce89324SYegor Yefremov {OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
89*6ce89324SYegor Yefremov {OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)}, /* NAND_WPN */
90*6ce89324SYegor Yefremov {OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)}, /* NAND_CS0 */
91*6ce89324SYegor Yefremov {OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
92*6ce89324SYegor Yefremov {OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)}, /* NAND_OE */
93*6ce89324SYegor Yefremov {OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)}, /* NAND_WEN */
94*6ce89324SYegor Yefremov {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)}, /* NAND_BE_CLE */
95*6ce89324SYegor Yefremov {-1},
96*6ce89324SYegor Yefremov };
97*6ce89324SYegor Yefremov
enable_uart0_pin_mux(void)98*6ce89324SYegor Yefremov void enable_uart0_pin_mux(void)
99*6ce89324SYegor Yefremov {
100*6ce89324SYegor Yefremov configure_module_pin_mux(uart0_pin_mux);
101*6ce89324SYegor Yefremov }
102*6ce89324SYegor Yefremov
enable_i2c1_pin_mux(void)103*6ce89324SYegor Yefremov void enable_i2c1_pin_mux(void)
104*6ce89324SYegor Yefremov {
105*6ce89324SYegor Yefremov configure_module_pin_mux(i2c1_pin_mux);
106*6ce89324SYegor Yefremov }
107*6ce89324SYegor Yefremov
enable_board_pin_mux()108*6ce89324SYegor Yefremov void enable_board_pin_mux()
109*6ce89324SYegor Yefremov {
110*6ce89324SYegor Yefremov configure_module_pin_mux(i2c1_pin_mux);
111*6ce89324SYegor Yefremov configure_module_pin_mux(rgmii2_pin_mux);
112*6ce89324SYegor Yefremov configure_module_pin_mux(rmii1_pin_mux);
113*6ce89324SYegor Yefremov configure_module_pin_mux(mmc0_pin_mux);
114*6ce89324SYegor Yefremov
115*6ce89324SYegor Yefremov #if defined(CONFIG_NAND)
116*6ce89324SYegor Yefremov configure_module_pin_mux(nand_pin_mux);
117*6ce89324SYegor Yefremov #endif
118*6ce89324SYegor Yefremov }
119