183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2cb07d74eSMarkus Niebel /*
3cb07d74eSMarkus Niebel * Copyright (C) 2012 Freescale Semiconductor, Inc.
4cb07d74eSMarkus Niebel * Author: Fabio Estevam <fabio.estevam@freescale.com>
5cb07d74eSMarkus Niebel *
6cb07d74eSMarkus Niebel * Copyright (C) 2013, 2014 TQ Systems (ported SabreSD to TQMa6x)
7cb07d74eSMarkus Niebel * Author: Markus Niebel <markus.niebel@tq-group.com>
8cb07d74eSMarkus Niebel */
9cb07d74eSMarkus Niebel
10cb07d74eSMarkus Niebel #include <asm/arch/clock.h>
11cb07d74eSMarkus Niebel #include <asm/arch/mx6-pins.h>
12cb07d74eSMarkus Niebel #include <asm/arch/imx-regs.h>
13cb07d74eSMarkus Niebel #include <asm/arch/iomux.h>
14cb07d74eSMarkus Niebel #include <asm/arch/sys_proto.h>
151221ce45SMasahiro Yamada #include <linux/errno.h>
16cb07d74eSMarkus Niebel #include <asm/gpio.h>
17cb07d74eSMarkus Niebel #include <asm/io.h>
18552a848eSStefano Babic #include <asm/mach-imx/mxc_i2c.h>
19552a848eSStefano Babic #include <asm/mach-imx/spi.h>
20cb07d74eSMarkus Niebel #include <common.h>
21cb07d74eSMarkus Niebel #include <fsl_esdhc.h>
22b08c8c48SMasahiro Yamada #include <linux/libfdt.h>
23cb07d74eSMarkus Niebel #include <i2c.h>
24cb07d74eSMarkus Niebel #include <mmc.h>
25cb07d74eSMarkus Niebel #include <power/pfuze100_pmic.h>
26cb07d74eSMarkus Niebel #include <power/pmic.h>
278b8ca0d7SStefan Roese #include <spi_flash.h>
28cb07d74eSMarkus Niebel
29cb07d74eSMarkus Niebel #include "tqma6_bb.h"
30cb07d74eSMarkus Niebel
31cb07d74eSMarkus Niebel DECLARE_GLOBAL_DATA_PTR;
32cb07d74eSMarkus Niebel
33cb07d74eSMarkus Niebel #define USDHC_CLK_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
34cb07d74eSMarkus Niebel PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
35cb07d74eSMarkus Niebel
36cb07d74eSMarkus Niebel #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
37cb07d74eSMarkus Niebel PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
38cb07d74eSMarkus Niebel
39cb07d74eSMarkus Niebel #define GPIO_OUT_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
40cb07d74eSMarkus Niebel PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
41cb07d74eSMarkus Niebel
42cb07d74eSMarkus Niebel #define GPIO_IN_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
43cb07d74eSMarkus Niebel PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
44cb07d74eSMarkus Niebel
45cb07d74eSMarkus Niebel #define SPI_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
46cb07d74eSMarkus Niebel PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
47cb07d74eSMarkus Niebel
48cb07d74eSMarkus Niebel #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
4903cfff0eSMarkus Niebel PAD_CTL_DSE_80ohm | PAD_CTL_HYS | \
50cb07d74eSMarkus Niebel PAD_CTL_ODE | PAD_CTL_SRE_FAST)
51cb07d74eSMarkus Niebel
dram_init(void)52cb07d74eSMarkus Niebel int dram_init(void)
53cb07d74eSMarkus Niebel {
54b6d7810eSMarkus Niebel gd->ram_size = imx_ddr_size();
55cb07d74eSMarkus Niebel
56cb07d74eSMarkus Niebel return 0;
57cb07d74eSMarkus Niebel }
58cb07d74eSMarkus Niebel
59cb07d74eSMarkus Niebel static const uint16_t tqma6_emmc_dsr = 0x0100;
60cb07d74eSMarkus Niebel
61cb07d74eSMarkus Niebel /* eMMC on USDHCI3 always present */
62cb07d74eSMarkus Niebel static iomux_v3_cfg_t const tqma6_usdhc3_pads[] = {
63cb07d74eSMarkus Niebel NEW_PAD_CTRL(MX6_PAD_SD3_CLK__SD3_CLK, USDHC_PAD_CTRL),
64cb07d74eSMarkus Niebel NEW_PAD_CTRL(MX6_PAD_SD3_CMD__SD3_CMD, USDHC_PAD_CTRL),
65cb07d74eSMarkus Niebel NEW_PAD_CTRL(MX6_PAD_SD3_DAT0__SD3_DATA0, USDHC_PAD_CTRL),
66cb07d74eSMarkus Niebel NEW_PAD_CTRL(MX6_PAD_SD3_DAT1__SD3_DATA1, USDHC_PAD_CTRL),
67cb07d74eSMarkus Niebel NEW_PAD_CTRL(MX6_PAD_SD3_DAT2__SD3_DATA2, USDHC_PAD_CTRL),
68cb07d74eSMarkus Niebel NEW_PAD_CTRL(MX6_PAD_SD3_DAT3__SD3_DATA3, USDHC_PAD_CTRL),
69cb07d74eSMarkus Niebel NEW_PAD_CTRL(MX6_PAD_SD3_DAT4__SD3_DATA4, USDHC_PAD_CTRL),
70cb07d74eSMarkus Niebel NEW_PAD_CTRL(MX6_PAD_SD3_DAT5__SD3_DATA5, USDHC_PAD_CTRL),
71cb07d74eSMarkus Niebel NEW_PAD_CTRL(MX6_PAD_SD3_DAT6__SD3_DATA6, USDHC_PAD_CTRL),
72cb07d74eSMarkus Niebel NEW_PAD_CTRL(MX6_PAD_SD3_DAT7__SD3_DATA7, USDHC_PAD_CTRL),
73cb07d74eSMarkus Niebel /* eMMC reset */
74cb07d74eSMarkus Niebel NEW_PAD_CTRL(MX6_PAD_SD3_RST__SD3_RESET, GPIO_OUT_PAD_CTRL),
75cb07d74eSMarkus Niebel };
76cb07d74eSMarkus Niebel
77cb07d74eSMarkus Niebel /*
78cb07d74eSMarkus Niebel * According to board_mmc_init() the following map is done:
79a187559eSBin Meng * (U-Boot device node) (Physical Port)
80cb07d74eSMarkus Niebel * mmc0 eMMC (SD3) on TQMa6
81cb07d74eSMarkus Niebel * mmc1 .. n optional slots used on baseboard
82cb07d74eSMarkus Niebel */
83cb07d74eSMarkus Niebel struct fsl_esdhc_cfg tqma6_usdhc_cfg = {
84cb07d74eSMarkus Niebel .esdhc_base = USDHC3_BASE_ADDR,
85cb07d74eSMarkus Niebel .max_bus_width = 8,
86cb07d74eSMarkus Niebel };
87cb07d74eSMarkus Niebel
board_mmc_getcd(struct mmc * mmc)88cb07d74eSMarkus Niebel int board_mmc_getcd(struct mmc *mmc)
89cb07d74eSMarkus Niebel {
90cb07d74eSMarkus Niebel struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
91cb07d74eSMarkus Niebel int ret = 0;
92cb07d74eSMarkus Niebel
93cb07d74eSMarkus Niebel if (cfg->esdhc_base == USDHC3_BASE_ADDR)
94cb07d74eSMarkus Niebel /* eMMC/uSDHC3 is always present */
95cb07d74eSMarkus Niebel ret = 1;
96cb07d74eSMarkus Niebel else
97cb07d74eSMarkus Niebel ret = tqma6_bb_board_mmc_getcd(mmc);
98cb07d74eSMarkus Niebel
99cb07d74eSMarkus Niebel return ret;
100cb07d74eSMarkus Niebel }
101cb07d74eSMarkus Niebel
board_mmc_getwp(struct mmc * mmc)102cb07d74eSMarkus Niebel int board_mmc_getwp(struct mmc *mmc)
103cb07d74eSMarkus Niebel {
104cb07d74eSMarkus Niebel struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
105cb07d74eSMarkus Niebel int ret = 0;
106cb07d74eSMarkus Niebel
107cb07d74eSMarkus Niebel if (cfg->esdhc_base == USDHC3_BASE_ADDR)
108cb07d74eSMarkus Niebel /* eMMC/uSDHC3 is always present */
109cb07d74eSMarkus Niebel ret = 0;
110cb07d74eSMarkus Niebel else
111cb07d74eSMarkus Niebel ret = tqma6_bb_board_mmc_getwp(mmc);
112cb07d74eSMarkus Niebel
113cb07d74eSMarkus Niebel return ret;
114cb07d74eSMarkus Niebel }
115cb07d74eSMarkus Niebel
board_mmc_init(bd_t * bis)116cb07d74eSMarkus Niebel int board_mmc_init(bd_t *bis)
117cb07d74eSMarkus Niebel {
118cb07d74eSMarkus Niebel imx_iomux_v3_setup_multiple_pads(tqma6_usdhc3_pads,
119cb07d74eSMarkus Niebel ARRAY_SIZE(tqma6_usdhc3_pads));
120cb07d74eSMarkus Niebel tqma6_usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
121cb07d74eSMarkus Niebel if (fsl_esdhc_initialize(bis, &tqma6_usdhc_cfg)) {
122cb07d74eSMarkus Niebel puts("Warning: failed to initialize eMMC dev\n");
123cb07d74eSMarkus Niebel } else {
124cb07d74eSMarkus Niebel struct mmc *mmc = find_mmc_device(0);
125cb07d74eSMarkus Niebel if (mmc)
126cb07d74eSMarkus Niebel mmc_set_dsr(mmc, tqma6_emmc_dsr);
127cb07d74eSMarkus Niebel }
128cb07d74eSMarkus Niebel
129cb07d74eSMarkus Niebel tqma6_bb_board_mmc_init(bis);
130cb07d74eSMarkus Niebel
131cb07d74eSMarkus Niebel return 0;
132cb07d74eSMarkus Niebel }
133cb07d74eSMarkus Niebel
134cb07d74eSMarkus Niebel static iomux_v3_cfg_t const tqma6_ecspi1_pads[] = {
135cb07d74eSMarkus Niebel /* SS1 */
136cb07d74eSMarkus Niebel NEW_PAD_CTRL(MX6_PAD_EIM_D19__GPIO3_IO19, SPI_PAD_CTRL),
137cb07d74eSMarkus Niebel NEW_PAD_CTRL(MX6_PAD_EIM_D16__ECSPI1_SCLK, SPI_PAD_CTRL),
138cb07d74eSMarkus Niebel NEW_PAD_CTRL(MX6_PAD_EIM_D17__ECSPI1_MISO, SPI_PAD_CTRL),
139cb07d74eSMarkus Niebel NEW_PAD_CTRL(MX6_PAD_EIM_D18__ECSPI1_MOSI, SPI_PAD_CTRL),
140cb07d74eSMarkus Niebel };
141cb07d74eSMarkus Niebel
1421719d49cSMarkus Niebel #define TQMA6_SF_CS_GPIO IMX_GPIO_NR(3, 19)
1431719d49cSMarkus Niebel
144cb07d74eSMarkus Niebel static unsigned const tqma6_ecspi1_cs[] = {
1451719d49cSMarkus Niebel TQMA6_SF_CS_GPIO,
146cb07d74eSMarkus Niebel };
147cb07d74eSMarkus Niebel
tqma6_iomuxc_spi(void)14834ee786eSStefan Roese __weak void tqma6_iomuxc_spi(void)
149cb07d74eSMarkus Niebel {
150cb07d74eSMarkus Niebel unsigned i;
151cb07d74eSMarkus Niebel
152cb07d74eSMarkus Niebel for (i = 0; i < ARRAY_SIZE(tqma6_ecspi1_cs); ++i)
153cb07d74eSMarkus Niebel gpio_direction_output(tqma6_ecspi1_cs[i], 1);
154cb07d74eSMarkus Niebel imx_iomux_v3_setup_multiple_pads(tqma6_ecspi1_pads,
155cb07d74eSMarkus Niebel ARRAY_SIZE(tqma6_ecspi1_pads));
156cb07d74eSMarkus Niebel }
157cb07d74eSMarkus Niebel
158*9309aad0SPatrick Delaunay #if defined(CONFIG_SF_DEFAULT_BUS) && defined(CONFIG_SF_DEFAULT_CS)
board_spi_cs_gpio(unsigned bus,unsigned cs)1591719d49cSMarkus Niebel int board_spi_cs_gpio(unsigned bus, unsigned cs)
1601719d49cSMarkus Niebel {
1611719d49cSMarkus Niebel return ((bus == CONFIG_SF_DEFAULT_BUS) &&
1621719d49cSMarkus Niebel (cs == CONFIG_SF_DEFAULT_CS)) ? TQMA6_SF_CS_GPIO : -1;
1631719d49cSMarkus Niebel }
164*9309aad0SPatrick Delaunay #endif
1651719d49cSMarkus Niebel
166cb07d74eSMarkus Niebel static struct i2c_pads_info tqma6_i2c3_pads = {
167cb07d74eSMarkus Niebel /* I2C3: on board LM75, M24C64, */
168cb07d74eSMarkus Niebel .scl = {
169cb07d74eSMarkus Niebel .i2c_mode = NEW_PAD_CTRL(MX6_PAD_GPIO_5__I2C3_SCL,
170cb07d74eSMarkus Niebel I2C_PAD_CTRL),
171cb07d74eSMarkus Niebel .gpio_mode = NEW_PAD_CTRL(MX6_PAD_GPIO_5__GPIO1_IO05,
172cb07d74eSMarkus Niebel I2C_PAD_CTRL),
173cb07d74eSMarkus Niebel .gp = IMX_GPIO_NR(1, 5)
174cb07d74eSMarkus Niebel },
175cb07d74eSMarkus Niebel .sda = {
176cb07d74eSMarkus Niebel .i2c_mode = NEW_PAD_CTRL(MX6_PAD_GPIO_6__I2C3_SDA,
177cb07d74eSMarkus Niebel I2C_PAD_CTRL),
178cb07d74eSMarkus Niebel .gpio_mode = NEW_PAD_CTRL(MX6_PAD_GPIO_6__GPIO1_IO06,
179cb07d74eSMarkus Niebel I2C_PAD_CTRL),
180cb07d74eSMarkus Niebel .gp = IMX_GPIO_NR(1, 6)
181cb07d74eSMarkus Niebel }
182cb07d74eSMarkus Niebel };
183cb07d74eSMarkus Niebel
tqma6_setup_i2c(void)184cb07d74eSMarkus Niebel static void tqma6_setup_i2c(void)
185cb07d74eSMarkus Niebel {
186fd53ec5bSMarkus Niebel int ret;
187fd53ec5bSMarkus Niebel /*
188fd53ec5bSMarkus Niebel * use logical index for bus, e.g. I2C1 -> 0
189fd53ec5bSMarkus Niebel * warn on error
190fd53ec5bSMarkus Niebel */
191fd53ec5bSMarkus Niebel ret = setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &tqma6_i2c3_pads);
192fd53ec5bSMarkus Niebel if (ret)
193fd53ec5bSMarkus Niebel printf("setup I2C3 failed: %d\n", ret);
194cb07d74eSMarkus Niebel }
195cb07d74eSMarkus Niebel
board_early_init_f(void)196cb07d74eSMarkus Niebel int board_early_init_f(void)
197cb07d74eSMarkus Niebel {
198cb07d74eSMarkus Niebel return tqma6_bb_board_early_init_f();
199cb07d74eSMarkus Niebel }
200cb07d74eSMarkus Niebel
board_init(void)201cb07d74eSMarkus Niebel int board_init(void)
202cb07d74eSMarkus Niebel {
203cb07d74eSMarkus Niebel /* address of boot parameters */
204cb07d74eSMarkus Niebel gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
205cb07d74eSMarkus Niebel
206cb07d74eSMarkus Niebel tqma6_iomuxc_spi();
207cb07d74eSMarkus Niebel tqma6_setup_i2c();
208cb07d74eSMarkus Niebel
209cb07d74eSMarkus Niebel tqma6_bb_board_init();
210cb07d74eSMarkus Niebel
211cb07d74eSMarkus Niebel return 0;
212cb07d74eSMarkus Niebel }
213cb07d74eSMarkus Niebel
tqma6_get_boardname(void)214cb07d74eSMarkus Niebel static const char *tqma6_get_boardname(void)
215cb07d74eSMarkus Niebel {
216cb07d74eSMarkus Niebel u32 cpurev = get_cpu_rev();
217cb07d74eSMarkus Niebel
218cb07d74eSMarkus Niebel switch ((cpurev & 0xFF000) >> 12) {
219cb07d74eSMarkus Niebel case MXC_CPU_MX6SOLO:
220cb07d74eSMarkus Niebel return "TQMa6S";
221cb07d74eSMarkus Niebel break;
222cb07d74eSMarkus Niebel case MXC_CPU_MX6DL:
223cb07d74eSMarkus Niebel return "TQMa6DL";
224cb07d74eSMarkus Niebel break;
225cb07d74eSMarkus Niebel case MXC_CPU_MX6D:
226cb07d74eSMarkus Niebel return "TQMa6D";
227cb07d74eSMarkus Niebel break;
228cb07d74eSMarkus Niebel case MXC_CPU_MX6Q:
229cb07d74eSMarkus Niebel return "TQMa6Q";
230cb07d74eSMarkus Niebel break;
231cb07d74eSMarkus Niebel default:
232cb07d74eSMarkus Niebel return "??";
233cb07d74eSMarkus Niebel };
234cb07d74eSMarkus Niebel }
235cb07d74eSMarkus Niebel
236d7d8e8e4SMarkus Niebel /* setup board specific PMIC */
power_init_board(void)237d7d8e8e4SMarkus Niebel int power_init_board(void)
238cb07d74eSMarkus Niebel {
239cb07d74eSMarkus Niebel struct pmic *p;
240d7d8e8e4SMarkus Niebel u32 reg, rev;
241cb07d74eSMarkus Niebel
242cb07d74eSMarkus Niebel power_pfuze100_init(TQMA6_PFUZE100_I2C_BUS);
243676ac24eSFabio Estevam p = pmic_get("PFUZE100");
244cb07d74eSMarkus Niebel if (p && !pmic_probe(p)) {
245cb07d74eSMarkus Niebel pmic_reg_read(p, PFUZE100_DEVICEID, ®);
246d7d8e8e4SMarkus Niebel pmic_reg_read(p, PFUZE100_REVID, &rev);
247d7d8e8e4SMarkus Niebel printf("PMIC: PFUZE100 ID=0x%02x REV=0x%02x\n", reg, rev);
248cb07d74eSMarkus Niebel }
249cb07d74eSMarkus Niebel
250d7d8e8e4SMarkus Niebel return 0;
251d7d8e8e4SMarkus Niebel }
252d7d8e8e4SMarkus Niebel
board_late_init(void)253d7d8e8e4SMarkus Niebel int board_late_init(void)
254d7d8e8e4SMarkus Niebel {
255382bee57SSimon Glass env_set("board_name", tqma6_get_boardname());
256d7d8e8e4SMarkus Niebel
257cb07d74eSMarkus Niebel tqma6_bb_board_late_init();
258cb07d74eSMarkus Niebel
259cb07d74eSMarkus Niebel return 0;
260cb07d74eSMarkus Niebel }
261cb07d74eSMarkus Niebel
checkboard(void)262cb07d74eSMarkus Niebel int checkboard(void)
263cb07d74eSMarkus Niebel {
264cb07d74eSMarkus Niebel printf("Board: %s on a %s\n", tqma6_get_boardname(),
265cb07d74eSMarkus Niebel tqma6_bb_get_boardname());
266cb07d74eSMarkus Niebel return 0;
267cb07d74eSMarkus Niebel }
268cb07d74eSMarkus Niebel
269cb07d74eSMarkus Niebel /*
270cb07d74eSMarkus Niebel * Device Tree Support
271cb07d74eSMarkus Niebel */
272cb07d74eSMarkus Niebel #if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
273468fb1e4SMarkus Niebel #define MODELSTRLEN 32u
ft_board_setup(void * blob,bd_t * bd)274e895a4b0SSimon Glass int ft_board_setup(void *blob, bd_t *bd)
275cb07d74eSMarkus Niebel {
276468fb1e4SMarkus Niebel char modelstr[MODELSTRLEN];
277468fb1e4SMarkus Niebel
278468fb1e4SMarkus Niebel snprintf(modelstr, MODELSTRLEN, "TQ %s on %s", tqma6_get_boardname(),
279468fb1e4SMarkus Niebel tqma6_bb_get_boardname());
280468fb1e4SMarkus Niebel do_fixup_by_path_string(blob, "/", "model", modelstr);
281468fb1e4SMarkus Niebel fdt_fixup_memory(blob, (u64)PHYS_SDRAM, (u64)gd->ram_size);
282cb07d74eSMarkus Niebel /* bring in eMMC dsr settings */
283cb07d74eSMarkus Niebel do_fixup_by_path_u32(blob,
284cb07d74eSMarkus Niebel "/soc/aips-bus@02100000/usdhc@02198000",
285cb07d74eSMarkus Niebel "dsr", tqma6_emmc_dsr, 2);
286cb07d74eSMarkus Niebel tqma6_bb_ft_board_setup(blob, bd);
287e895a4b0SSimon Glass
288e895a4b0SSimon Glass return 0;
289cb07d74eSMarkus Niebel }
290cb07d74eSMarkus Niebel #endif /* defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT) */
291