1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */ 20a0e4badSJean-Christophe PLAGNIOL-VILLARD /* 30a0e4badSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2008 40a0e4badSJean-Christophe PLAGNIOL-VILLARD * Dirk Behme <dirk.behme@gmail.com> 50a0e4badSJean-Christophe PLAGNIOL-VILLARD */ 60a0e4badSJean-Christophe PLAGNIOL-VILLARD #ifndef _BEAGLE_H_ 70a0e4badSJean-Christophe PLAGNIOL-VILLARD #define _BEAGLE_H_ 80a0e4badSJean-Christophe PLAGNIOL-VILLARD 93f16ab91SJason Kridner #include <asm/arch/dss.h> 103f16ab91SJason Kridner 110a0e4badSJean-Christophe PLAGNIOL-VILLARD const omap3_sysinfo sysinfo = { 120a0e4badSJean-Christophe PLAGNIOL-VILLARD DDR_STACKED, 130a0e4badSJean-Christophe PLAGNIOL-VILLARD "OMAP3 Beagle board", 140a0e4badSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_ENV_IS_IN_ONENAND) 150a0e4badSJean-Christophe PLAGNIOL-VILLARD "OneNAND", 160a0e4badSJean-Christophe PLAGNIOL-VILLARD #else 170a0e4badSJean-Christophe PLAGNIOL-VILLARD "NAND", 180a0e4badSJean-Christophe PLAGNIOL-VILLARD #endif 190a0e4badSJean-Christophe PLAGNIOL-VILLARD }; 200a0e4badSJean-Christophe PLAGNIOL-VILLARD 2106b95bd5SSteve Sakoman /* BeagleBoard revisions */ 2206b95bd5SSteve Sakoman #define REVISION_AXBX 0x7 2306b95bd5SSteve Sakoman #define REVISION_CX 0x6 2406b95bd5SSteve Sakoman #define REVISION_C4 0x5 25af4d896fSNishanth Menon #define REVISION_XM_AB 0x0 261ffcb346SKoen Kooi #define REVISION_XM_C 0x2 270a0e4badSJean-Christophe PLAGNIOL-VILLARD 280a0e4badSJean-Christophe PLAGNIOL-VILLARD /* 290a0e4badSJean-Christophe PLAGNIOL-VILLARD * IEN - Input Enable 300a0e4badSJean-Christophe PLAGNIOL-VILLARD * IDIS - Input Disable 310a0e4badSJean-Christophe PLAGNIOL-VILLARD * PTD - Pull type Down 320a0e4badSJean-Christophe PLAGNIOL-VILLARD * PTU - Pull type Up 330a0e4badSJean-Christophe PLAGNIOL-VILLARD * DIS - Pull type selection is inactive 340a0e4badSJean-Christophe PLAGNIOL-VILLARD * EN - Pull type selection is active 350a0e4badSJean-Christophe PLAGNIOL-VILLARD * M0 - Mode 0 360a0e4badSJean-Christophe PLAGNIOL-VILLARD * The commented string gives the final mux configuration for that pin 370a0e4badSJean-Christophe PLAGNIOL-VILLARD */ 380a0e4badSJean-Christophe PLAGNIOL-VILLARD #define MUX_BEAGLE() \ 390a0e4badSJean-Christophe PLAGNIOL-VILLARD /*SDRC*/\ 400a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /*SDRC_D0*/\ 410a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /*SDRC_D1*/\ 420a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /*SDRC_D2*/\ 430a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /*SDRC_D3*/\ 440a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /*SDRC_D4*/\ 450a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /*SDRC_D5*/\ 460a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /*SDRC_D6*/\ 470a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /*SDRC_D7*/\ 480a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /*SDRC_D8*/\ 490a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)) /*SDRC_D9*/\ 500a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D10), (IEN | PTD | DIS | M0)) /*SDRC_D10*/\ 510a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D11), (IEN | PTD | DIS | M0)) /*SDRC_D11*/\ 520a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D12), (IEN | PTD | DIS | M0)) /*SDRC_D12*/\ 530a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D13), (IEN | PTD | DIS | M0)) /*SDRC_D13*/\ 540a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D14), (IEN | PTD | DIS | M0)) /*SDRC_D14*/\ 550a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D15), (IEN | PTD | DIS | M0)) /*SDRC_D15*/\ 560a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D16), (IEN | PTD | DIS | M0)) /*SDRC_D16*/\ 570a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D17), (IEN | PTD | DIS | M0)) /*SDRC_D17*/\ 580a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D18), (IEN | PTD | DIS | M0)) /*SDRC_D18*/\ 590a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D19), (IEN | PTD | DIS | M0)) /*SDRC_D19*/\ 600a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D20), (IEN | PTD | DIS | M0)) /*SDRC_D20*/\ 610a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D21), (IEN | PTD | DIS | M0)) /*SDRC_D21*/\ 620a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D22), (IEN | PTD | DIS | M0)) /*SDRC_D22*/\ 630a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D23), (IEN | PTD | DIS | M0)) /*SDRC_D23*/\ 640a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D24), (IEN | PTD | DIS | M0)) /*SDRC_D24*/\ 650a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D25), (IEN | PTD | DIS | M0)) /*SDRC_D25*/\ 660a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D26), (IEN | PTD | DIS | M0)) /*SDRC_D26*/\ 670a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D27), (IEN | PTD | DIS | M0)) /*SDRC_D27*/\ 680a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D28), (IEN | PTD | DIS | M0)) /*SDRC_D28*/\ 690a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D29), (IEN | PTD | DIS | M0)) /*SDRC_D29*/\ 700a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D30), (IEN | PTD | DIS | M0)) /*SDRC_D30*/\ 710a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_D31), (IEN | PTD | DIS | M0)) /*SDRC_D31*/\ 720a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_CLK), (IEN | PTD | DIS | M0)) /*SDRC_CLK*/\ 730a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_DQS0), (IEN | PTD | DIS | M0)) /*SDRC_DQS0*/\ 740a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_DQS1), (IEN | PTD | DIS | M0)) /*SDRC_DQS1*/\ 750a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_DQS2), (IEN | PTD | DIS | M0)) /*SDRC_DQS2*/\ 760a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_DQS3), (IEN | PTD | DIS | M0)) /*SDRC_DQS3*/\ 770a0e4badSJean-Christophe PLAGNIOL-VILLARD /*GPMC*/\ 780a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_A1), (IDIS | PTD | DIS | M0)) /*GPMC_A1*/\ 790a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_A2), (IDIS | PTD | DIS | M0)) /*GPMC_A2*/\ 800a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_A3), (IDIS | PTD | DIS | M0)) /*GPMC_A3*/\ 810a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_A4), (IDIS | PTD | DIS | M0)) /*GPMC_A4*/\ 820a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_A5), (IDIS | PTD | DIS | M0)) /*GPMC_A5*/\ 830a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_A6), (IDIS | PTD | DIS | M0)) /*GPMC_A6*/\ 840a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_A7), (IDIS | PTD | DIS | M0)) /*GPMC_A7*/\ 850a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_A8), (IDIS | PTD | DIS | M0)) /*GPMC_A8*/\ 860a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_A9), (IDIS | PTD | DIS | M0)) /*GPMC_A9*/\ 870a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_A10), (IDIS | PTD | DIS | M0)) /*GPMC_A10*/\ 880a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D0), (IEN | PTD | DIS | M0)) /*GPMC_D0*/\ 890a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D1), (IEN | PTD | DIS | M0)) /*GPMC_D1*/\ 900a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D2), (IEN | PTD | DIS | M0)) /*GPMC_D2*/\ 910a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D3), (IEN | PTD | DIS | M0)) /*GPMC_D3*/\ 920a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D4), (IEN | PTD | DIS | M0)) /*GPMC_D4*/\ 930a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D5), (IEN | PTD | DIS | M0)) /*GPMC_D5*/\ 940a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D6), (IEN | PTD | DIS | M0)) /*GPMC_D6*/\ 950a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D7), (IEN | PTD | DIS | M0)) /*GPMC_D7*/\ 960a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D8), (IEN | PTD | DIS | M0)) /*GPMC_D8*/\ 970a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D9), (IEN | PTD | DIS | M0)) /*GPMC_D9*/\ 980a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D10), (IEN | PTD | DIS | M0)) /*GPMC_D10*/\ 990a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D11), (IEN | PTD | DIS | M0)) /*GPMC_D11*/\ 1000a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D12), (IEN | PTD | DIS | M0)) /*GPMC_D12*/\ 1010a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D13), (IEN | PTD | DIS | M0)) /*GPMC_D13*/\ 1020a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D14), (IEN | PTD | DIS | M0)) /*GPMC_D14*/\ 1030a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_D15), (IEN | PTD | DIS | M0)) /*GPMC_D15*/\ 1040a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_NCS0), (IDIS | PTU | EN | M0)) /*GPMC_nCS0*/\ 1050a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_NCS1), (IDIS | PTU | EN | M0)) /*GPMC_nCS1*/\ 1060a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_NCS2), (IDIS | PTU | EN | M0)) /*GPMC_nCS2*/\ 1070a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_NCS3), (IDIS | PTU | EN | M0)) /*GPMC_nCS3*/\ 1080a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_NCS4), (IDIS | PTU | EN | M0)) /*GPMC_nCS4*/\ 1090a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_NCS5), (IDIS | PTD | DIS | M0)) /*GPMC_nCS5*/\ 1100a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_NCS6), (IEN | PTD | DIS | M1)) /*SYS_nDMA_REQ2*/\ 1110a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_NCS7), (IEN | PTU | EN | M1)) /*SYS_nDMA_REQ3*/\ 1120a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_NBE1), (IEN | PTD | DIS | M0)) /*GPMC_nBE1*/\ 1130a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_WAIT2), (IEN | PTU | EN | M0)) /*GPMC_WAIT2*/\ 1140a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_WAIT3), (IEN | PTU | EN | M0)) /*GPMC_WAIT3*/\ 1150a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_CLK), (IDIS | PTD | DIS | M0)) /*GPMC_CLK*/\ 1160a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_NADV_ALE), (IDIS | PTD | DIS | M0)) /*GPMC_nADV_ALE*/\ 1170a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_NOE), (IDIS | PTD | DIS | M0)) /*GPMC_nOE*/\ 1180a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_NWE), (IDIS | PTD | DIS | M0)) /*GPMC_nWE*/\ 1190a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_NBE0_CLE), (IDIS | PTD | DIS | M0)) /*GPMC_nBE0_CLE*/\ 1200a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_NWP), (IEN | PTD | DIS | M0)) /*GPMC_nWP*/\ 1210a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_WAIT0), (IEN | PTU | EN | M0)) /*GPMC_WAIT0*/\ 1220a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(GPMC_WAIT1), (IEN | PTU | EN | M0)) /*GPMC_WAIT1*/\ 1230a0e4badSJean-Christophe PLAGNIOL-VILLARD /*DSS*/\ 1240a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_PCLK), (IDIS | PTD | DIS | M0)) /*DSS_PCLK*/\ 1250a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_HSYNC), (IDIS | PTD | DIS | M0)) /*DSS_HSYNC*/\ 1260a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_VSYNC), (IDIS | PTD | DIS | M0)) /*DSS_VSYNC*/\ 1270a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_ACBIAS), (IDIS | PTD | DIS | M0)) /*DSS_ACBIAS*/\ 1280a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA0), (IDIS | PTD | DIS | M0)) /*DSS_DATA0*/\ 1290a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA1), (IDIS | PTD | DIS | M0)) /*DSS_DATA1*/\ 1300a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA2), (IDIS | PTD | DIS | M0)) /*DSS_DATA2*/\ 1310a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA3), (IDIS | PTD | DIS | M0)) /*DSS_DATA3*/\ 1320a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA4), (IDIS | PTD | DIS | M0)) /*DSS_DATA4*/\ 1330a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA5), (IDIS | PTD | DIS | M0)) /*DSS_DATA5*/\ 1340a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA6), (IDIS | PTD | DIS | M0)) /*DSS_DATA6*/\ 1350a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA7), (IDIS | PTD | DIS | M0)) /*DSS_DATA7*/\ 1360a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA8), (IDIS | PTD | DIS | M0)) /*DSS_DATA8*/\ 1370a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA9), (IDIS | PTD | DIS | M0)) /*DSS_DATA9*/\ 1380a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA10), (IDIS | PTD | DIS | M0)) /*DSS_DATA10*/\ 1390a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA11), (IDIS | PTD | DIS | M0)) /*DSS_DATA11*/\ 1400a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA12), (IDIS | PTD | DIS | M0)) /*DSS_DATA12*/\ 1410a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA13), (IDIS | PTD | DIS | M0)) /*DSS_DATA13*/\ 1420a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA14), (IDIS | PTD | DIS | M0)) /*DSS_DATA14*/\ 1430a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA15), (IDIS | PTD | DIS | M0)) /*DSS_DATA15*/\ 1440a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA16), (IDIS | PTD | DIS | M0)) /*DSS_DATA16*/\ 1450a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA17), (IDIS | PTD | DIS | M0)) /*DSS_DATA17*/\ 1460a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA18), (IDIS | PTD | DIS | M0)) /*DSS_DATA18*/\ 1470a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA19), (IDIS | PTD | DIS | M0)) /*DSS_DATA19*/\ 1480a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA20), (IDIS | PTD | DIS | M0)) /*DSS_DATA20*/\ 1490a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA21), (IDIS | PTD | DIS | M0)) /*DSS_DATA21*/\ 1500a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA22), (IDIS | PTD | DIS | M0)) /*DSS_DATA22*/\ 1510a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(DSS_DATA23), (IDIS | PTD | DIS | M0)) /*DSS_DATA23*/\ 1520a0e4badSJean-Christophe PLAGNIOL-VILLARD /*CAMERA*/\ 1530a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_HS), (IEN | PTU | EN | M0)) /*CAM_HS */\ 1540a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_VS), (IEN | PTU | EN | M0)) /*CAM_VS */\ 1550a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_XCLKA), (IDIS | PTD | DIS | M0)) /*CAM_XCLKA*/\ 1560a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_PCLK), (IEN | PTU | EN | M0)) /*CAM_PCLK*/\ 1570a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_FLD), (IDIS | PTD | DIS | M4)) /*GPIO_98*/\ 1580a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_D0), (IEN | PTD | DIS | M0)) /*CAM_D0*/\ 1590a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_D1), (IEN | PTD | DIS | M0)) /*CAM_D1*/\ 1600a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_D2), (IEN | PTD | DIS | M0)) /*CAM_D2*/\ 1610a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_D3), (IEN | PTD | DIS | M0)) /*CAM_D3*/\ 1620a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_D4), (IEN | PTD | DIS | M0)) /*CAM_D4*/\ 1630a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_D5), (IEN | PTD | DIS | M0)) /*CAM_D5*/\ 1640a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_D6), (IEN | PTD | DIS | M0)) /*CAM_D6*/\ 1650a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_D7), (IEN | PTD | DIS | M0)) /*CAM_D7*/\ 1660a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_D8), (IEN | PTD | DIS | M0)) /*CAM_D8*/\ 1670a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_D9), (IEN | PTD | DIS | M0)) /*CAM_D9*/\ 1680a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_D10), (IEN | PTD | DIS | M0)) /*CAM_D10*/\ 1690a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_D11), (IEN | PTD | DIS | M0)) /*CAM_D11*/\ 1700a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_XCLKB), (IDIS | PTD | DIS | M0)) /*CAM_XCLKB*/\ 1710a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_WEN), (IEN | PTD | DIS | M4)) /*GPIO_167*/\ 1720a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CAM_STROBE), (IDIS | PTD | DIS | M0)) /*CAM_STROBE*/\ 1730a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CSI2_DX0), (IEN | PTD | DIS | M0)) /*CSI2_DX0*/\ 1740a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CSI2_DY0), (IEN | PTD | DIS | M0)) /*CSI2_DY0*/\ 1750a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CSI2_DX1), (IEN | PTD | DIS | M0)) /*CSI2_DX1*/\ 1760a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(CSI2_DY1), (IEN | PTD | DIS | M0)) /*CSI2_DY1*/\ 1770a0e4badSJean-Christophe PLAGNIOL-VILLARD /*Audio Interface */\ 1780a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP2_FSX), (IEN | PTD | DIS | M0)) /*McBSP2_FSX*/\ 1790a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP2_CLKX), (IEN | PTD | DIS | M0)) /*McBSP2_CLKX*/\ 1800a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP2_DR), (IEN | PTD | DIS | M0)) /*McBSP2_DR*/\ 1810a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP2_DX), (IDIS | PTD | DIS | M0)) /*McBSP2_DX*/\ 1820a0e4badSJean-Christophe PLAGNIOL-VILLARD /*Expansion card */\ 1830a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC1_CLK), (IDIS | PTU | EN | M0)) /*MMC1_CLK*/\ 1840a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC1_CMD), (IEN | PTU | EN | M0)) /*MMC1_CMD*/\ 1850a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC1_DAT0), (IEN | PTU | EN | M0)) /*MMC1_DAT0*/\ 1860a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC1_DAT1), (IEN | PTU | EN | M0)) /*MMC1_DAT1*/\ 1870a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC1_DAT2), (IEN | PTU | EN | M0)) /*MMC1_DAT2*/\ 1880a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC1_DAT3), (IEN | PTU | EN | M0)) /*MMC1_DAT3*/\ 1890a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC1_DAT4), (IEN | PTU | EN | M0)) /*MMC1_DAT4*/\ 1900a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC1_DAT5), (IEN | PTU | EN | M0)) /*MMC1_DAT5*/\ 1910a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC1_DAT6), (IEN | PTU | EN | M0)) /*MMC1_DAT6*/\ 1920a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC1_DAT7), (IEN | PTU | EN | M0)) /*MMC1_DAT7*/\ 1930a0e4badSJean-Christophe PLAGNIOL-VILLARD /*Wireless LAN */\ 1940a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC2_CLK), (IEN | PTU | EN | M4)) /*GPIO_130*/\ 1950a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC2_CMD), (IEN | PTU | EN | M4)) /*GPIO_131*/\ 1960a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC2_DAT0), (IEN | PTU | EN | M4)) /*GPIO_132*/\ 1970a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC2_DAT1), (IEN | PTU | EN | M4)) /*GPIO_133*/\ 1980a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC2_DAT2), (IEN | PTU | EN | M4)) /*GPIO_134*/\ 1990a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC2_DAT3), (IEN | PTU | EN | M4)) /*GPIO_135*/\ 2000a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC2_DAT4), (IEN | PTU | EN | M4)) /*GPIO_136*/\ 2010a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC2_DAT5), (IEN | PTU | EN | M4)) /*GPIO_137*/\ 2020a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC2_DAT6), (IEN | PTU | EN | M4)) /*GPIO_138*/\ 2030a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MMC2_DAT7), (IEN | PTU | EN | M4)) /*GPIO_139*/\ 2040a0e4badSJean-Christophe PLAGNIOL-VILLARD /*Bluetooth*/\ 2050a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP3_DX), (IEN | PTD | DIS | M1)) /*UART2_CTS*/\ 2060a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP3_DR), (IDIS | PTD | DIS | M1)) /*UART2_RTS*/\ 2070a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP3_CLKX), (IDIS | PTD | DIS | M1)) /*UART2_TX*/\ 2080a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP3_FSX), (IEN | PTD | DIS | M1)) /*UART2_RX*/\ 2090a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(UART2_CTS), (IEN | PTD | DIS | M4)) /*GPIO_144*/\ 2100a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(UART2_RTS), (IEN | PTD | DIS | M4)) /*GPIO_145*/\ 2110a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(UART2_TX), (IEN | PTD | DIS | M4)) /*GPIO_146*/\ 2120a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(UART2_RX), (IEN | PTD | DIS | M4)) /*GPIO_147*/\ 2130a0e4badSJean-Christophe PLAGNIOL-VILLARD /*Modem Interface */\ 2140a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(UART1_TX), (IDIS | PTD | DIS | M0)) /*UART1_TX*/\ 2150a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(UART1_RTS), (IDIS | PTD | DIS | M4)) /*GPIO_149*/ \ 2160a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(UART1_CTS), (IDIS | PTD | DIS | M4)) /*GPIO_150*/ \ 2170a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(UART1_RX), (IEN | PTD | DIS | M0)) /*UART1_RX*/\ 2180a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP4_CLKX), (IEN | PTD | DIS | M1)) /*SSI1_DAT_RX*/\ 2190a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP4_DR), (IEN | PTD | DIS | M1)) /*SSI1_FLAG_RX*/\ 2200a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP4_DX), (IEN | PTD | DIS | M1)) /*SSI1_RDY_RX*/\ 2210a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP4_FSX), (IEN | PTD | DIS | M1)) /*SSI1_WAKE*/\ 2220a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP1_CLKR), (IDIS | PTD | DIS | M4)) /*GPIO_156*/\ 2230a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP1_FSR), (IDIS | PTU | EN | M4)) /*GPIO_157*/\ 2240a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP1_DX), (IDIS | PTD | DIS | M4)) /*GPIO_158*/\ 2250a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP1_DR), (IDIS | PTD | DIS | M4)) /*GPIO_159*/\ 2260a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP_CLKS), (IEN | PTU | DIS | M0)) /*McBSP_CLKS*/\ 2270a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP1_FSX), (IDIS | PTD | DIS | M4)) /*GPIO_161*/\ 2280a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP1_CLKX), (IDIS | PTD | DIS | M4)) /*GPIO_162*/\ 2290a0e4badSJean-Christophe PLAGNIOL-VILLARD /*Serial Interface*/\ 2300a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(UART3_CTS_RCTX), (IEN | PTD | EN | M0)) /*UART3_CTS_RCTX*/\ 2310a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(UART3_RTS_SD), (IDIS | PTD | DIS | M0)) /*UART3_RTS_SD */\ 2320a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(UART3_RX_IRRX), (IEN | PTD | DIS | M0)) /*UART3_RX_IRRX*/\ 2330a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(UART3_TX_IRTX), (IDIS | PTD | DIS | M0)) /*UART3_TX_IRTX*/\ 2340a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(HSUSB0_CLK), (IEN | PTD | DIS | M0)) /*HSUSB0_CLK*/\ 2350a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(HSUSB0_STP), (IDIS | PTU | EN | M0)) /*HSUSB0_STP*/\ 2360a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(HSUSB0_DIR), (IEN | PTD | DIS | M0)) /*HSUSB0_DIR*/\ 2370a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(HSUSB0_NXT), (IEN | PTD | DIS | M0)) /*HSUSB0_NXT*/\ 2380a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(HSUSB0_DATA0), (IEN | PTD | DIS | M0)) /*HSUSB0_DATA0*/\ 2390a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(HSUSB0_DATA1), (IEN | PTD | DIS | M0)) /*HSUSB0_DATA1*/\ 2400a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(HSUSB0_DATA2), (IEN | PTD | DIS | M0)) /*HSUSB0_DATA2*/\ 2410a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(HSUSB0_DATA3), (IEN | PTD | DIS | M0)) /*HSUSB0_DATA3*/\ 2420a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(HSUSB0_DATA4), (IEN | PTD | DIS | M0)) /*HSUSB0_DATA4*/\ 2430a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(HSUSB0_DATA5), (IEN | PTD | DIS | M0)) /*HSUSB0_DATA5*/\ 2440a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(HSUSB0_DATA6), (IEN | PTD | DIS | M0)) /*HSUSB0_DATA6*/\ 2450a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(HSUSB0_DATA7), (IEN | PTD | DIS | M0)) /*HSUSB0_DATA7*/\ 2460a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(I2C1_SCL), (IEN | PTU | EN | M0)) /*I2C1_SCL*/\ 2470a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(I2C1_SDA), (IEN | PTU | EN | M0)) /*I2C1_SDA*/\ 248ca5f80aeSKoen Kooi MUX_VAL(CP(I2C2_SCL), (IEN | PTU | EN | M0)) /*I2C2_SCL*/\ 249ca5f80aeSKoen Kooi MUX_VAL(CP(I2C2_SDA), (IEN | PTU | EN | M0)) /*I2C2_SDA*/\ 2500a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(I2C3_SCL), (IEN | PTU | EN | M0)) /*I2C3_SCL*/\ 2510a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(I2C3_SDA), (IEN | PTU | EN | M0)) /*I2C3_SDA*/\ 2520a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(I2C4_SCL), (IEN | PTU | EN | M0)) /*I2C4_SCL*/\ 2530a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(I2C4_SDA), (IEN | PTU | EN | M0)) /*I2C4_SDA*/\ 2540a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(HDQ_SIO), (IDIS | PTU | EN | M4)) /*GPIO_170*/\ 2550a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCSPI1_CLK), (IEN | PTU | EN | M4)) /*GPIO_171*/\ 2560a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCSPI1_SIMO), (IEN | PTU | EN | M4)) /*GPIO_172*/\ 25706b95bd5SSteve Sakoman MUX_VAL(CP(MCSPI1_SOMI), (IEN | PTU | EN | M4)) /*GPIO_173*/\ 2580a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCSPI1_CS0), (IEN | PTD | EN | M0)) /*McSPI1_CS0*/\ 2590a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCSPI1_CS1), (IDIS | PTD | EN | M0)) /*McSPI1_CS1*/\ 2600a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCSPI1_CS2), (IDIS | PTD | DIS | M4)) /*GPIO_176*/\ 2610a0e4badSJean-Christophe PLAGNIOL-VILLARD /* USB EHCI (port 2) */\ 262320f56fcSAlexander Holler MUX_VAL(CP(MCSPI1_CS3), (IEN | PTD | EN | M3)) /*HSUSB2_DATA2*/\ 263320f56fcSAlexander Holler MUX_VAL(CP(MCSPI2_CLK), (IEN | PTD | EN | M3)) /*HSUSB2_DATA7*/\ 264320f56fcSAlexander Holler MUX_VAL(CP(MCSPI2_SIMO), (IEN | PTD | EN | M3)) /*HSUSB2_DATA4*/\ 265320f56fcSAlexander Holler MUX_VAL(CP(MCSPI2_SOMI), (IEN | PTD | EN | M3)) /*HSUSB2_DATA5*/\ 266320f56fcSAlexander Holler MUX_VAL(CP(MCSPI2_CS0), (IEN | PTD | EN | M3)) /*HSUSB2_DATA6*/\ 267320f56fcSAlexander Holler MUX_VAL(CP(MCSPI2_CS1), (IEN | PTD | EN | M3)) /*HSUSB2_DATA3*/\ 268320f56fcSAlexander Holler MUX_VAL(CP(ETK_D10_ES2), (IDIS | PTD | DIS | M3)) /*HSUSB2_CLK*/\ 269320f56fcSAlexander Holler MUX_VAL(CP(ETK_D11_ES2), (IDIS | PTD | DIS | M3)) /*HSUSB2_STP*/\ 270320f56fcSAlexander Holler MUX_VAL(CP(ETK_D12_ES2), (IEN | PTD | EN | M3)) /*HSUSB2_DIR*/\ 271320f56fcSAlexander Holler MUX_VAL(CP(ETK_D13_ES2), (IEN | PTD | EN | M3)) /*HSUSB2_NXT*/\ 272320f56fcSAlexander Holler MUX_VAL(CP(ETK_D14_ES2), (IEN | PTD | EN | M3)) /*HSUSB2_DATA0*/\ 273320f56fcSAlexander Holler MUX_VAL(CP(ETK_D15_ES2), (IEN | PTD | EN | M3)) /*HSUSB2_DATA1*/\ 2740a0e4badSJean-Christophe PLAGNIOL-VILLARD /*Control and debug */\ 2750a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SYS_32K), (IEN | PTD | DIS | M0)) /*SYS_32K*/\ 2760a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SYS_CLKREQ), (IEN | PTD | DIS | M0)) /*SYS_CLKREQ*/\ 2770a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SYS_NIRQ), (IEN | PTU | EN | M0)) /*SYS_nIRQ*/\ 2780a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SYS_BOOT0), (IEN | PTD | DIS | M4)) /*GPIO_2*/\ 2790a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SYS_BOOT1), (IEN | PTD | DIS | M4)) /*GPIO_3*/\ 2800a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SYS_BOOT2), (IEN | PTD | DIS | M4)) /*GPIO_4 - MMC1_WP*/\ 2810a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SYS_BOOT3), (IEN | PTD | DIS | M4)) /*GPIO_5*/\ 2820a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SYS_BOOT4), (IEN | PTD | DIS | M4)) /*GPIO_6*/\ 2830a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SYS_BOOT5), (IEN | PTD | DIS | M4)) /*GPIO_7*/\ 2840a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SYS_BOOT6), (IDIS | PTD | DIS | M4)) /*GPIO_8*/ \ 2850a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SYS_OFF_MODE), (IEN | PTD | DIS | M0)) /*SYS_OFF_MODE*/\ 2860a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SYS_CLKOUT1), (IEN | PTD | DIS | M0)) /*SYS_CLKOUT1*/\ 2870a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SYS_CLKOUT2), (IEN | PTU | EN | M4)) /*GPIO_186*/\ 2880a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(ETK_CLK_ES2), (IDIS | PTU | EN | M3)) /*HSUSB1_STP*/\ 2890a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(ETK_CTL_ES2), (IDIS | PTU | DIS | M3)) /*HSUSB1_CLK*/\ 2900a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(ETK_D0_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DATA0*/\ 2910a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(ETK_D1_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DATA1*/\ 2920a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(ETK_D2_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DATA2*/\ 2930a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(ETK_D3_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DATA7*/\ 2940a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(ETK_D4_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DATA4*/\ 2950a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(ETK_D5_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DATA5*/\ 2960a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(ETK_D6_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DATA6*/\ 2970a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(ETK_D7_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DATA3*/\ 2980a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(ETK_D8_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DIR*/\ 2990a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(ETK_D9_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_NXT*/\ 3000a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD1), (IEN | PTD | EN | M0)) /*d2d_mcad1*/\ 3010a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD2), (IEN | PTD | EN | M0)) /*d2d_mcad2*/\ 3020a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD3), (IEN | PTD | EN | M0)) /*d2d_mcad3*/\ 3030a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD4), (IEN | PTD | EN | M0)) /*d2d_mcad4*/\ 3040a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD5), (IEN | PTD | EN | M0)) /*d2d_mcad5*/\ 3050a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD6), (IEN | PTD | EN | M0)) /*d2d_mcad6*/\ 3060a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD7), (IEN | PTD | EN | M0)) /*d2d_mcad7*/\ 3070a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD8), (IEN | PTD | EN | M0)) /*d2d_mcad8*/\ 3080a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD9), (IEN | PTD | EN | M0)) /*d2d_mcad9*/\ 3090a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD10), (IEN | PTD | EN | M0)) /*d2d_mcad10*/\ 3100a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD11), (IEN | PTD | EN | M0)) /*d2d_mcad11*/\ 3110a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD12), (IEN | PTD | EN | M0)) /*d2d_mcad12*/\ 3120a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD13), (IEN | PTD | EN | M0)) /*d2d_mcad13*/\ 3130a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD14), (IEN | PTD | EN | M0)) /*d2d_mcad14*/\ 3140a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD15), (IEN | PTD | EN | M0)) /*d2d_mcad15*/\ 3150a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD16), (IEN | PTD | EN | M0)) /*d2d_mcad16*/\ 3160a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD17), (IEN | PTD | EN | M0)) /*d2d_mcad17*/\ 3170a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD18), (IEN | PTD | EN | M0)) /*d2d_mcad18*/\ 3180a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD19), (IEN | PTD | EN | M0)) /*d2d_mcad19*/\ 3190a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD20), (IEN | PTD | EN | M0)) /*d2d_mcad20*/\ 3200a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD21), (IEN | PTD | EN | M0)) /*d2d_mcad21*/\ 3210a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD22), (IEN | PTD | EN | M0)) /*d2d_mcad22*/\ 3220a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD23), (IEN | PTD | EN | M0)) /*d2d_mcad23*/\ 3230a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD24), (IEN | PTD | EN | M0)) /*d2d_mcad24*/\ 3240a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD25), (IEN | PTD | EN | M0)) /*d2d_mcad25*/\ 3250a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD26), (IEN | PTD | EN | M0)) /*d2d_mcad26*/\ 3260a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD27), (IEN | PTD | EN | M0)) /*d2d_mcad27*/\ 3270a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD28), (IEN | PTD | EN | M0)) /*d2d_mcad28*/\ 3280a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD29), (IEN | PTD | EN | M0)) /*d2d_mcad29*/\ 3290a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD30), (IEN | PTD | EN | M0)) /*d2d_mcad30*/\ 3300a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD31), (IEN | PTD | EN | M0)) /*d2d_mcad31*/\ 3310a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD32), (IEN | PTD | EN | M0)) /*d2d_mcad32*/\ 3320a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD33), (IEN | PTD | EN | M0)) /*d2d_mcad33*/\ 3330a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD34), (IEN | PTD | EN | M0)) /*d2d_mcad34*/\ 3340a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD35), (IEN | PTD | EN | M0)) /*d2d_mcad35*/\ 3350a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MCAD36), (IEN | PTD | EN | M0)) /*d2d_mcad36*/\ 3360a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_CLK26MI), (IEN | PTD | DIS | M0)) /*d2d_clk26mi*/\ 3370a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_NRESPWRON), (IEN | PTD | EN | M0)) /*d2d_nrespwron*/\ 3380a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_NRESWARM), (IEN | PTU | EN | M0)) /*d2d_nreswarm */\ 3390a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_ARM9NIRQ), (IEN | PTD | DIS | M0)) /*d2d_arm9nirq */\ 3400a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_UMA2P6FIQ), (IEN | PTD | DIS | M0)) /*d2d_uma2p6fiq*/\ 3410a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_SPINT), (IEN | PTD | EN | M0)) /*d2d_spint*/\ 3420a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_FRINT), (IEN | PTD | EN | M0)) /*d2d_frint*/\ 3430a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_DMAREQ0), (IEN | PTD | DIS | M0)) /*d2d_dmareq0*/\ 3440a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_DMAREQ1), (IEN | PTD | DIS | M0)) /*d2d_dmareq1*/\ 3450a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_DMAREQ2), (IEN | PTD | DIS | M0)) /*d2d_dmareq2*/\ 3460a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_DMAREQ3), (IEN | PTD | DIS | M0)) /*d2d_dmareq3*/\ 3470a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_N3GTRST), (IEN | PTD | DIS | M0)) /*d2d_n3gtrst*/\ 3480a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_N3GTDI), (IEN | PTD | DIS | M0)) /*d2d_n3gtdi*/\ 3490a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_N3GTDO), (IEN | PTD | DIS | M0)) /*d2d_n3gtdo*/\ 3500a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_N3GTMS), (IEN | PTD | DIS | M0)) /*d2d_n3gtms*/\ 3510a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_N3GTCK), (IEN | PTD | DIS | M0)) /*d2d_n3gtck*/\ 3520a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_N3GRTCK), (IEN | PTD | DIS | M0)) /*d2d_n3grtck*/\ 3530a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MSTDBY), (IEN | PTU | EN | M0)) /*d2d_mstdby*/\ 3540a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_SWAKEUP), (IEN | PTD | EN | M0)) /*d2d_swakeup*/\ 3550a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_IDLEREQ), (IEN | PTD | DIS | M0)) /*d2d_idlereq*/\ 3560a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_IDLEACK), (IEN | PTU | EN | M0)) /*d2d_idleack*/\ 3570a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MWRITE), (IEN | PTD | DIS | M0)) /*d2d_mwrite*/\ 3580a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_SWRITE), (IEN | PTD | DIS | M0)) /*d2d_swrite*/\ 3590a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MREAD), (IEN | PTD | DIS | M0)) /*d2d_mread*/\ 3600a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_SREAD), (IEN | PTD | DIS | M0)) /*d2d_sread*/\ 3610a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_MBUSFLAG), (IEN | PTD | DIS | M0)) /*d2d_mbusflag*/\ 3620a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(D2D_SBUSFLAG), (IEN | PTD | DIS | M0)) /*d2d_sbusflag*/\ 3630a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_CKE0), (IDIS | PTU | EN | M0)) /*sdrc_cke0*/\ 3640a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(SDRC_CKE1), (IDIS | PTU | EN | M0)) /*sdrc_cke1*/ 3650a0e4badSJean-Christophe PLAGNIOL-VILLARD 3660a0e4badSJean-Christophe PLAGNIOL-VILLARD #define MUX_BEAGLE_C() \ 3670a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP3_DX), (IEN | PTD | DIS | M4)) /*GPIO_140*/\ 3680a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP3_DR), (IEN | PTD | DIS | M4)) /*GPIO_142*/\ 3690a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(MCBSP3_CLKX), (IEN | PTD | DIS | M4)) /*GPIO_141*/\ 3700a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(UART2_CTS), (IEN | PTU | EN | M0)) /*UART2_CTS*/\ 3710a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_VAL(CP(UART2_RTS), (IDIS | PTD | DIS | M0)) /*UART2_RTS*/\ 372320f56fcSAlexander Holler MUX_VAL(CP(UART2_TX), (IDIS | PTD | DIS | M0)) /*UART2_TX*/\ 373320f56fcSAlexander Holler MUX_VAL(CP(UART2_RX), (IDIS | PTU | EN | M4)) /*GPIO_147*/ 3740a0e4badSJean-Christophe PLAGNIOL-VILLARD 37508cbba2aSSteve Sakoman #define MUX_BEAGLE_XM() \ 376e299e3f7SSteve Sakoman MUX_VAL(CP(GPMC_NCS5), (IDIS | PTD | EN | M4)) /*GPIO_56*/\ 377762f98d3SEvgeniy Dushistov MUX_VAL(CP(GPMC_WAIT1), (IDIS | PTU | EN | M4)) /*GPIO_63*/\ 378e299e3f7SSteve Sakoman MUX_VAL(CP(MMC1_DAT7), (IDIS | PTU | EN | M4)) /*GPIO_129*/\ 379e299e3f7SSteve Sakoman MUX_VAL(CP(HDQ_SIO), (IDIS | PTU | EN | M4)) /*GPIO_170*/\ 38008cbba2aSSteve Sakoman MUX_VAL(CP(MCBSP3_DX), (IEN | PTD | DIS | M4)) /*GPIO_140*/\ 38108cbba2aSSteve Sakoman MUX_VAL(CP(MCBSP3_DR), (IEN | PTD | DIS | M4)) /*GPIO_142*/\ 38208cbba2aSSteve Sakoman MUX_VAL(CP(MCBSP3_CLKX), (IEN | PTD | DIS | M4)) /*GPIO_141*/\ 38308cbba2aSSteve Sakoman MUX_VAL(CP(UART2_CTS), (IEN | PTU | EN | M0)) /*UART2_CTS*/\ 38408cbba2aSSteve Sakoman MUX_VAL(CP(UART2_RTS), (IDIS | PTD | DIS | M0)) /*UART2_RTS*/\ 38508cbba2aSSteve Sakoman MUX_VAL(CP(UART2_TX), (IDIS | PTD | DIS | M0)) /*UART2_TX*/\ 38608cbba2aSSteve Sakoman MUX_VAL(CP(DSS_DATA0), (IDIS | PTD | DIS | M7)) /*safe_mode*/\ 38708cbba2aSSteve Sakoman MUX_VAL(CP(DSS_DATA1), (IDIS | PTD | DIS | M7)) /*safe_mode*/\ 38808cbba2aSSteve Sakoman MUX_VAL(CP(DSS_DATA2), (IDIS | PTD | DIS | M7)) /*safe_mode*/\ 38908cbba2aSSteve Sakoman MUX_VAL(CP(DSS_DATA3), (IDIS | PTD | DIS | M7)) /*safe_mode*/\ 39008cbba2aSSteve Sakoman MUX_VAL(CP(DSS_DATA4), (IDIS | PTD | DIS | M7)) /*safe_mode*/\ 39108cbba2aSSteve Sakoman MUX_VAL(CP(DSS_DATA5), (IDIS | PTD | DIS | M7)) /*safe_mode*/\ 39208cbba2aSSteve Sakoman MUX_VAL(CP(DSS_DATA18), (IDIS | PTD | DIS | M3)) /*DSS_DATA0*/\ 39308cbba2aSSteve Sakoman MUX_VAL(CP(DSS_DATA19), (IDIS | PTD | DIS | M3)) /*DSS_DATA1*/\ 39408cbba2aSSteve Sakoman MUX_VAL(CP(DSS_DATA20), (IDIS | PTD | DIS | M3)) /*DSS_DATA2*/\ 39508cbba2aSSteve Sakoman MUX_VAL(CP(DSS_DATA21), (IDIS | PTD | DIS | M3)) /*DSS_DATA3*/\ 39608cbba2aSSteve Sakoman MUX_VAL(CP(DSS_DATA22), (IDIS | PTD | DIS | M3)) /*DSS_DATA4*/\ 39708cbba2aSSteve Sakoman MUX_VAL(CP(DSS_DATA23), (IDIS | PTD | DIS | M3)) /*DSS_DATA5*/\ 39808cbba2aSSteve Sakoman MUX_VAL(CP(SYS_BOOT0), (IDIS | PTD | DIS | M3)) /*DSS_DATA18*/\ 39908cbba2aSSteve Sakoman MUX_VAL(CP(SYS_BOOT1), (IDIS | PTD | DIS | M3)) /*DSS_DATA19*/\ 40008cbba2aSSteve Sakoman MUX_VAL(CP(SYS_BOOT3), (IDIS | PTD | DIS | M3)) /*DSS_DATA20*/\ 40108cbba2aSSteve Sakoman MUX_VAL(CP(SYS_BOOT4), (IDIS | PTD | DIS | M3)) /*DSS_DATA21*/\ 40208cbba2aSSteve Sakoman MUX_VAL(CP(SYS_BOOT5), (IDIS | PTD | DIS | M3)) /*DSS_DATA22*/\ 40308cbba2aSSteve Sakoman MUX_VAL(CP(SYS_BOOT6), (IDIS | PTD | DIS | M3)) /*DSS_DATA23*/ 40408cbba2aSSteve Sakoman 405ca5f80aeSKoen Kooi #define MUX_TINCANTOOLS_ZIPPY() \ 406ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_CLK), (IEN | PTU | EN | M0)) /*MMC2_CLK*/\ 407ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_CMD), (IEN | PTU | EN | M0)) /*MMC2_CMD*/\ 408ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT0), (IEN | PTU | EN | M0)) /*MMC2_DAT0*/\ 409ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT1), (IEN | PTU | EN | M0)) /*MMC2_DAT1*/\ 410ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT2), (IEN | PTU | EN | M0)) /*MMC2_DAT2*/\ 411ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT3), (IEN | PTU | EN | M0)) /*MMC2_DAT3*/\ 412ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT4), (IEN | PTU | EN | M1)) /*MMC2_DIR_DAT0*/\ 413ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT5), (IEN | PTU | EN | M1)) /*MMC2_DIR_DAT1*/\ 414ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT6), (IEN | PTU | EN | M1)) /*MMC2_DIR_CMD*/\ 415ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT7), (IEN | PTU | EN | M1)) /*MMC2_CLKIN*/\ 416ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP1_CLKR), (IEN | PTU | EN | M1)) /*MCSPI4_CLK*/\ 417ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP1_FSR), (IEN | PTU | EN | M4)) /*GPIO_157*/\ 418ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP1_DX), (IEN | PTD | EN | M1)) /*MCSPI4_SIMO*/\ 419ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP1_DR), (IEN | PTD | DIS | M1)) /*MCSPI4_SOMI*/\ 420ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP1_FSX), (IEN | PTD | EN | M1)) /*MCSPI4_CS0*/\ 421ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP1_CLKX), (IEN | PTD | DIS | M4)) /*GPIO_162*/\ 422ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP3_DX), (IEN | PTD | DIS | M4)) /*GPIO_140*/\ 423ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP3_DR), (IEN | PTD | DIS | M4)) /*GPIO_142*/\ 424ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP3_CLKX), (IEN | PTD | DIS | M4)) /*GPIO_141*/ 425ca5f80aeSKoen Kooi 426ca5f80aeSKoen Kooi #define MUX_TINCANTOOLS_TRAINER() \ 427ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_CLK), (IEN | PTU | EN | M4)) /*GPIO_130*/\ 428ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_CMD), (IEN | PTU | EN | M4)) /*GPIO_131*/\ 429ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT0), (IEN | PTU | EN | M4)) /*GPIO_132*/\ 430ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT1), (IEN | PTU | EN | M4)) /*GPIO_133*/\ 431ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT2), (IEN | PTU | EN | M4)) /*GPIO_134*/\ 432ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT3), (IEN | PTU | EN | M4)) /*GPIO_135*/\ 433ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT4), (IEN | PTU | EN | M4)) /*GPIO_136*/\ 434ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT5), (IEN | PTU | EN | M4)) /*GPIO_137*/\ 435ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT6), (IEN | PTU | EN | M4)) /*GPIO_138*/\ 436ca5f80aeSKoen Kooi MUX_VAL(CP(MMC2_DAT7), (IEN | PTU | EN | M4)) /*GPIO_139*/\ 437ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP3_DX), (IEN | PTU | EN | M4)) /*GPIO_140*/\ 438ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP3_CLKX), (IEN | PTU | EN | M4)) /*GPIO_141*/\ 439ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP1_CLKX), (IEN | PTU | EN | M4)) /*GPIO_162*/ 440ca5f80aeSKoen Kooi 441ca5f80aeSKoen Kooi #define MUX_KBADC_BEAGLEFPGA() \ 442ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP1_CLKR), (IEN | PTU | DIS | M1)) /*MCSPI4_CLK*/\ 443ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP1_DX), (IDIS | PTU | DIS | M1)) /*MCSPI4_SIMO*/\ 444ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP1_DR), (IEN | PTU | EN | M1)) /*MCSPI4_SOMI*/\ 445ca5f80aeSKoen Kooi MUX_VAL(CP(MCBSP1_FSX), (IDIS | PTU | DIS | M1)) /*MCSPI4_CS0*/ 446ca5f80aeSKoen Kooi 447ee8485fdSKoen Kooi #define MUX_BBTOYS_WIFI() \ 448ee8485fdSKoen Kooi MUX_VAL(CP(MMC2_CLK), (IEN | PTU | EN | M0)) /*MMC2_CLK*/\ 449ee8485fdSKoen Kooi MUX_VAL(CP(MMC2_CMD), (IEN | PTU | EN | M0)) /*MMC2_CMD*/\ 450ee8485fdSKoen Kooi MUX_VAL(CP(MMC2_DAT0), (IEN | PTU | EN | M0)) /*MMC2_DAT0*/\ 451ee8485fdSKoen Kooi MUX_VAL(CP(MMC2_DAT1), (IEN | PTU | EN | M0)) /*MMC2_DAT1*/\ 452ee8485fdSKoen Kooi MUX_VAL(CP(MMC2_DAT2), (IEN | PTU | EN | M0)) /*MMC2_DAT2*/\ 453ee8485fdSKoen Kooi MUX_VAL(CP(MMC2_DAT3), (IEN | PTU | EN | M0)) /*MMC2_DAT3*/\ 454ee8485fdSKoen Kooi MUX_VAL(CP(MMC2_DAT4), (IDIS | PTU | EN | M4)) /*GPIO_136 FM_EN/BT_WU*/\ 455ee8485fdSKoen Kooi MUX_VAL(CP(MMC2_DAT5), (IEN | PTU | EN | M4)) /*GPIO_137 WLAN_IRQ*/\ 456ee8485fdSKoen Kooi MUX_VAL(CP(MMC2_DAT6), (IDIS | PTU | EN | M4)) /*GPIO_138 BT_EN*/\ 457ee8485fdSKoen Kooi MUX_VAL(CP(MMC2_DAT7), (IDIS | PTU | EN | M4)) /*GPIO_139 WLAN_EN*/ 458ee8485fdSKoen Kooi 4593f16ab91SJason Kridner /* 4603f16ab91SJason Kridner * Display Configuration 4613f16ab91SJason Kridner */ 4623f16ab91SJason Kridner 4633f16ab91SJason Kridner #define DVI_BEAGLE_ORANGE_COL 0x00FF8000 4643f16ab91SJason Kridner #define VENC_HEIGHT 0x00ef 4653f16ab91SJason Kridner #define VENC_WIDTH 0x027f 4663f16ab91SJason Kridner 4673f16ab91SJason Kridner /* 4683f16ab91SJason Kridner * Configure VENC in DSS for Beagle to generate Color Bar 4693f16ab91SJason Kridner * 4703f16ab91SJason Kridner * Kindly refer to OMAP TRM for definition of these values. 4713f16ab91SJason Kridner */ 4723f16ab91SJason Kridner static const struct venc_regs venc_config_std_tv = { 4733f16ab91SJason Kridner .status = 0x0000001B, 4743f16ab91SJason Kridner .f_control = 0x00000040, 4753f16ab91SJason Kridner .vidout_ctrl = 0x00000000, 4763f16ab91SJason Kridner .sync_ctrl = 0x00008000, 4773f16ab91SJason Kridner .llen = 0x00008359, 4783f16ab91SJason Kridner .flens = 0x0000020C, 4793f16ab91SJason Kridner .hfltr_ctrl = 0x00000000, 4803f16ab91SJason Kridner .cc_carr_wss_carr = 0x043F2631, 4813f16ab91SJason Kridner .c_phase = 0x00000024, 4823f16ab91SJason Kridner .gain_u = 0x00000130, 4833f16ab91SJason Kridner .gain_v = 0x00000198, 4843f16ab91SJason Kridner .gain_y = 0x000001C0, 4853f16ab91SJason Kridner .black_level = 0x0000006A, 4863f16ab91SJason Kridner .blank_level = 0x0000005C, 4873f16ab91SJason Kridner .x_color = 0x00000000, 4883f16ab91SJason Kridner .m_control = 0x00000001, 4893f16ab91SJason Kridner .bstamp_wss_data = 0x0000003F, 4903f16ab91SJason Kridner .s_carr = 0x21F07C1F, 4913f16ab91SJason Kridner .line21 = 0x00000000, 4923f16ab91SJason Kridner .ln_sel = 0x00000015, 4933f16ab91SJason Kridner .l21__wc_ctl = 0x00001400, 4943f16ab91SJason Kridner .htrigger_vtrigger = 0x00000000, 4953f16ab91SJason Kridner .savid__eavid = 0x069300F4, 4963f16ab91SJason Kridner .flen__fal = 0x0016020C, 4973f16ab91SJason Kridner .lal__phase_reset = 0x00060107, 4983f16ab91SJason Kridner .hs_int_start_stop_x = 0x008D034E, 4993f16ab91SJason Kridner .hs_ext_start_stop_x = 0x000F0359, 5003f16ab91SJason Kridner .vs_int_start_x = 0x01A00000, 5013f16ab91SJason Kridner .vs_int_stop_x__vs_int_start_y = 0x020501A0, 5023f16ab91SJason Kridner .vs_int_stop_y__vs_ext_start_x = 0x01AC0024, 5033f16ab91SJason Kridner .vs_ext_stop_x__vs_ext_start_y = 0x020D01AC, 5043f16ab91SJason Kridner .vs_ext_stop_y = 0x00000006, 5053f16ab91SJason Kridner .avid_start_stop_x = 0x03480079, 5063f16ab91SJason Kridner .avid_start_stop_y = 0x02040024, 5073f16ab91SJason Kridner .fid_int_start_x__fid_int_start_y = 0x0001008A, 5083f16ab91SJason Kridner .fid_int_offset_y__fid_ext_start_x = 0x01AC0106, 5093f16ab91SJason Kridner .fid_ext_start_y__fid_ext_offset_y = 0x01060006, 5103f16ab91SJason Kridner .tvdetgp_int_start_stop_x = 0x00140001, 5113f16ab91SJason Kridner .tvdetgp_int_start_stop_y = 0x00010001, 5123f16ab91SJason Kridner .gen_ctrl = 0x00FF0000, 5133f16ab91SJason Kridner .output_control = 0x0000000D, 5143f16ab91SJason Kridner .dac_b__dac_c = 0x00000000 5153f16ab91SJason Kridner }; 5163f16ab91SJason Kridner 5173f16ab91SJason Kridner /* 5183f16ab91SJason Kridner * Configure Timings for DVI D 5193f16ab91SJason Kridner */ 5203f16ab91SJason Kridner static const struct panel_config dvid_cfg = { 52166327eb3SPeter Meerwald .timing_h = 0x0ff03f31, /* Horizontal timing */ 5223f16ab91SJason Kridner .timing_v = 0x01400504, /* Vertical timing */ 5233f16ab91SJason Kridner .pol_freq = 0x00007028, /* Pol Freq */ 5243f16ab91SJason Kridner .divisor = 0x00010006, /* 72Mhz Pixel Clock */ 5253f16ab91SJason Kridner .lcd_size = 0x02ff03ff, /* 1024x768 */ 5263f16ab91SJason Kridner .panel_type = 0x01, /* TFT */ 5273f16ab91SJason Kridner .data_lines = 0x03, /* 24 Bit RGB */ 5283f16ab91SJason Kridner .load_mode = 0x02, /* Frame Mode */ 529bcc6cc9bSNikita Kiryanov .panel_color = DVI_BEAGLE_ORANGE_COL, /* ORANGE */ 530bcc6cc9bSNikita Kiryanov .gfx_format = GFXFORMAT_RGB24_UNPACKED, 5313f16ab91SJason Kridner }; 5323f16ab91SJason Kridner 5333f16ab91SJason Kridner static const struct panel_config dvid_cfg_xm = { 53466327eb3SPeter Meerwald .timing_h = 0x1a4024c9, /* Horizontal timing */ 5353f16ab91SJason Kridner .timing_v = 0x02c00509, /* Vertical timing */ 5363f16ab91SJason Kridner .pol_freq = 0x00007028, /* Pol Freq */ 5373f16ab91SJason Kridner .divisor = 0x00010001, /* 96MHz Pixel Clock */ 5383f16ab91SJason Kridner .lcd_size = 0x02ff03ff, /* 1024x768 */ 5393f16ab91SJason Kridner .panel_type = 0x01, /* TFT */ 5403f16ab91SJason Kridner .data_lines = 0x03, /* 24 Bit RGB */ 5413f16ab91SJason Kridner .load_mode = 0x02, /* Frame Mode */ 542bcc6cc9bSNikita Kiryanov .panel_color = DVI_BEAGLE_ORANGE_COL, /* ORANGE */ 543bcc6cc9bSNikita Kiryanov .gfx_format = GFXFORMAT_RGB24_UNPACKED, 5443f16ab91SJason Kridner }; 5450a0e4badSJean-Christophe PLAGNIOL-VILLARD #endif 546