1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2fbf2728dSLokesh Vutla /*
3fbf2728dSLokesh Vutla * mux.c
4fbf2728dSLokesh Vutla *
5fbf2728dSLokesh Vutla * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
6fbf2728dSLokesh Vutla */
7fbf2728dSLokesh Vutla
8fbf2728dSLokesh Vutla #include <common.h>
9fbf2728dSLokesh Vutla #include <asm/arch/sys_proto.h>
10fbf2728dSLokesh Vutla #include <asm/arch/mux.h>
115f8bb93bSNishanth Menon #include "../common/board_detect.h"
12fbf2728dSLokesh Vutla #include "board.h"
13fbf2728dSLokesh Vutla
144cdd7fdaSMugunthan V N static struct module_pin_mux rmii1_pin_mux[] = {
154cdd7fdaSMugunthan V N {OFFSET(mii1_txen), MODE(1)}, /* RMII1_TXEN */
164cdd7fdaSMugunthan V N {OFFSET(mii1_txd1), MODE(1)}, /* RMII1_TD1 */
174cdd7fdaSMugunthan V N {OFFSET(mii1_txd0), MODE(1)}, /* RMII1_TD0 */
184cdd7fdaSMugunthan V N {OFFSET(mii1_rxd1), MODE(1) | RXACTIVE}, /* RMII1_RD1 */
194cdd7fdaSMugunthan V N {OFFSET(mii1_rxd0), MODE(1) | RXACTIVE}, /* RMII1_RD0 */
204cdd7fdaSMugunthan V N {OFFSET(mii1_rxdv), MODE(1) | RXACTIVE}, /* RMII1_RXDV */
214cdd7fdaSMugunthan V N {OFFSET(mii1_crs), MODE(1) | RXACTIVE}, /* RMII1_CRS_DV */
224cdd7fdaSMugunthan V N {OFFSET(mii1_rxerr), MODE(1) | RXACTIVE}, /* RMII1_RXERR */
234cdd7fdaSMugunthan V N {OFFSET(rmii1_refclk), MODE(0) | RXACTIVE}, /* RMII1_refclk */
244cdd7fdaSMugunthan V N {-1},
254cdd7fdaSMugunthan V N };
264cdd7fdaSMugunthan V N
274cdd7fdaSMugunthan V N static struct module_pin_mux rgmii1_pin_mux[] = {
284cdd7fdaSMugunthan V N {OFFSET(mii1_txen), MODE(2)}, /* RGMII1_TCTL */
294cdd7fdaSMugunthan V N {OFFSET(mii1_rxdv), MODE(2) | RXACTIVE}, /* RGMII1_RCTL */
304cdd7fdaSMugunthan V N {OFFSET(mii1_txd3), MODE(2)}, /* RGMII1_TD3 */
314cdd7fdaSMugunthan V N {OFFSET(mii1_txd2), MODE(2)}, /* RGMII1_TD2 */
324cdd7fdaSMugunthan V N {OFFSET(mii1_txd1), MODE(2)}, /* RGMII1_TD1 */
334cdd7fdaSMugunthan V N {OFFSET(mii1_txd0), MODE(2)}, /* RGMII1_TD0 */
344cdd7fdaSMugunthan V N {OFFSET(mii1_txclk), MODE(2)}, /* RGMII1_TCLK */
354cdd7fdaSMugunthan V N {OFFSET(mii1_rxclk), MODE(2) | RXACTIVE}, /* RGMII1_RCLK */
364cdd7fdaSMugunthan V N {OFFSET(mii1_rxd3), MODE(2) | RXACTIVE}, /* RGMII1_RD3 */
374cdd7fdaSMugunthan V N {OFFSET(mii1_rxd2), MODE(2) | RXACTIVE}, /* RGMII1_RD2 */
384cdd7fdaSMugunthan V N {OFFSET(mii1_rxd1), MODE(2) | RXACTIVE}, /* RGMII1_RD1 */
394cdd7fdaSMugunthan V N {OFFSET(mii1_rxd0), MODE(2) | RXACTIVE}, /* RGMII1_RD0 */
404cdd7fdaSMugunthan V N {-1},
414cdd7fdaSMugunthan V N };
424cdd7fdaSMugunthan V N
434cdd7fdaSMugunthan V N static struct module_pin_mux mdio_pin_mux[] = {
444cdd7fdaSMugunthan V N {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
454cdd7fdaSMugunthan V N {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
464cdd7fdaSMugunthan V N {-1},
474cdd7fdaSMugunthan V N };
484cdd7fdaSMugunthan V N
49fbf2728dSLokesh Vutla static struct module_pin_mux uart0_pin_mux[] = {
504892495eSLokesh Vutla {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE | SLEWCTRL)},
514892495eSLokesh Vutla {OFFSET(uart0_txd), (MODE(0) | PULLUDDIS | PULLUP_EN | SLEWCTRL)},
524892495eSLokesh Vutla {-1},
534892495eSLokesh Vutla };
544892495eSLokesh Vutla
554892495eSLokesh Vutla static struct module_pin_mux mmc0_pin_mux[] = {
564892495eSLokesh Vutla {OFFSET(mmc0_clk), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* MMC0_CLK */
574892495eSLokesh Vutla {OFFSET(mmc0_cmd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* MMC0_CMD */
584892495eSLokesh Vutla {OFFSET(mmc0_dat0), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* MMC0_DAT0 */
594892495eSLokesh Vutla {OFFSET(mmc0_dat1), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* MMC0_DAT1 */
604892495eSLokesh Vutla {OFFSET(mmc0_dat2), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* MMC0_DAT2 */
614892495eSLokesh Vutla {OFFSET(mmc0_dat3), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* MMC0_DAT3 */
624892495eSLokesh Vutla {-1},
634892495eSLokesh Vutla };
644892495eSLokesh Vutla
654892495eSLokesh Vutla static struct module_pin_mux i2c0_pin_mux[] = {
664892495eSLokesh Vutla {OFFSET(i2c0_sda), (MODE(0) | PULLUP_EN | RXACTIVE | SLEWCTRL)},
674892495eSLokesh Vutla {OFFSET(i2c0_scl), (MODE(0) | PULLUP_EN | RXACTIVE | SLEWCTRL)},
68fbf2728dSLokesh Vutla {-1},
69fbf2728dSLokesh Vutla };
70fbf2728dSLokesh Vutla
71cd8341b7SDave Gerlach static struct module_pin_mux gpio5_7_pin_mux[] = {
72cd8341b7SDave Gerlach {OFFSET(spi0_cs0), (MODE(7) | PULLUP_EN)}, /* GPIO5_7 */
73b5e01eecSLokesh Vutla {-1},
74b5e01eecSLokesh Vutla };
75b5e01eecSLokesh Vutla
76e53ad4b4Spekon gupta #ifdef CONFIG_NAND
77e53ad4b4Spekon gupta static struct module_pin_mux nand_pin_mux[] = {
78e53ad4b4Spekon gupta {OFFSET(gpmc_ad0), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD0 */
79e53ad4b4Spekon gupta {OFFSET(gpmc_ad1), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD1 */
80e53ad4b4Spekon gupta {OFFSET(gpmc_ad2), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD2 */
81e53ad4b4Spekon gupta {OFFSET(gpmc_ad3), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD3 */
82e53ad4b4Spekon gupta {OFFSET(gpmc_ad4), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD4 */
83e53ad4b4Spekon gupta {OFFSET(gpmc_ad5), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD5 */
84e53ad4b4Spekon gupta {OFFSET(gpmc_ad6), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD6 */
85e53ad4b4Spekon gupta {OFFSET(gpmc_ad7), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD7 */
86e53ad4b4Spekon gupta #ifdef CONFIG_SYS_NAND_BUSWIDTH_16BIT
87e53ad4b4Spekon gupta {OFFSET(gpmc_ad8), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD8 */
88e53ad4b4Spekon gupta {OFFSET(gpmc_ad9), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD9 */
89e53ad4b4Spekon gupta {OFFSET(gpmc_ad10), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD10 */
90e53ad4b4Spekon gupta {OFFSET(gpmc_ad11), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD11 */
91e53ad4b4Spekon gupta {OFFSET(gpmc_ad12), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD12 */
92e53ad4b4Spekon gupta {OFFSET(gpmc_ad13), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD13 */
93e53ad4b4Spekon gupta {OFFSET(gpmc_ad14), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD14 */
94e53ad4b4Spekon gupta {OFFSET(gpmc_ad15), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD15 */
95e53ad4b4Spekon gupta #endif
96e53ad4b4Spekon gupta {OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* Wait */
97e53ad4b4Spekon gupta {OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN)}, /* Write Protect */
98e53ad4b4Spekon gupta {OFFSET(gpmc_csn0), (MODE(0) | PULLUP_EN)}, /* Chip-Select */
99e53ad4b4Spekon gupta {OFFSET(gpmc_wen), (MODE(0) | PULLDOWN_EN)}, /* Write Enable */
100e53ad4b4Spekon gupta {OFFSET(gpmc_oen_ren), (MODE(0) | PULLDOWN_EN)}, /* Read Enable */
101e53ad4b4Spekon gupta {OFFSET(gpmc_advn_ale), (MODE(0) | PULLDOWN_EN)}, /* Addr Latch Enable*/
102e53ad4b4Spekon gupta {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLDOWN_EN)}, /* Byte Enable */
103e53ad4b4Spekon gupta {-1},
104e53ad4b4Spekon gupta };
105e53ad4b4Spekon gupta #endif
106e53ad4b4Spekon gupta
107e53ad4b4Spekon gupta static __maybe_unused struct module_pin_mux qspi_pin_mux[] = {
108ea4c7a83SSourav Poddar {OFFSET(gpmc_csn0), (MODE(3) | PULLUP_EN | RXACTIVE)}, /* QSPI_CS0 */
109ea4c7a83SSourav Poddar {OFFSET(gpmc_csn3), (MODE(2) | PULLUP_EN | RXACTIVE)}, /* QSPI_CLK */
110ea4c7a83SSourav Poddar {OFFSET(gpmc_advn_ale), (MODE(3) | PULLUP_EN | RXACTIVE)}, /* QSPI_D0 */
111ea4c7a83SSourav Poddar {OFFSET(gpmc_oen_ren), (MODE(3) | PULLUP_EN | RXACTIVE)}, /* QSPI_D1 */
112ea4c7a83SSourav Poddar {OFFSET(gpmc_wen), (MODE(3) | PULLUP_EN | RXACTIVE)}, /* QSPI_D2 */
113ea4c7a83SSourav Poddar {OFFSET(gpmc_be0n_cle), (MODE(3) | PULLUP_EN | RXACTIVE)}, /* QSPI_D3 */
114ea4c7a83SSourav Poddar {-1},
115ea4c7a83SSourav Poddar };
116ea4c7a83SSourav Poddar
enable_uart0_pin_mux(void)117fbf2728dSLokesh Vutla void enable_uart0_pin_mux(void)
118fbf2728dSLokesh Vutla {
119fbf2728dSLokesh Vutla configure_module_pin_mux(uart0_pin_mux);
120fbf2728dSLokesh Vutla }
121fbf2728dSLokesh Vutla
enable_board_pin_mux(void)122fbf2728dSLokesh Vutla void enable_board_pin_mux(void)
123fbf2728dSLokesh Vutla {
1244892495eSLokesh Vutla configure_module_pin_mux(mmc0_pin_mux);
1254892495eSLokesh Vutla configure_module_pin_mux(i2c0_pin_mux);
1264cdd7fdaSMugunthan V N configure_module_pin_mux(mdio_pin_mux);
127b5e01eecSLokesh Vutla
128a5051b72SMadan Srinivas if (board_is_evm()) {
129cd8341b7SDave Gerlach configure_module_pin_mux(gpio5_7_pin_mux);
1304cdd7fdaSMugunthan V N configure_module_pin_mux(rgmii1_pin_mux);
131e53ad4b4Spekon gupta #if defined(CONFIG_NAND)
132e53ad4b4Spekon gupta configure_module_pin_mux(nand_pin_mux);
133e53ad4b4Spekon gupta #endif
134403d70abSFelipe Balbi } else if (board_is_sk() || board_is_idk()) {
135403edbb9SFelipe Balbi configure_module_pin_mux(rgmii1_pin_mux);
136e53ad4b4Spekon gupta #if defined(CONFIG_NAND)
137e53ad4b4Spekon gupta printf("Error: NAND flash not present on this board\n");
138e53ad4b4Spekon gupta #endif
139403edbb9SFelipe Balbi configure_module_pin_mux(qspi_pin_mux);
1404cdd7fdaSMugunthan V N } else if (board_is_eposevm()) {
1414cdd7fdaSMugunthan V N configure_module_pin_mux(rmii1_pin_mux);
142e53ad4b4Spekon gupta #if defined(CONFIG_NAND)
143e53ad4b4Spekon gupta configure_module_pin_mux(nand_pin_mux);
144e53ad4b4Spekon gupta #else
145ea4c7a83SSourav Poddar configure_module_pin_mux(qspi_pin_mux);
146e53ad4b4Spekon gupta #endif
147fbf2728dSLokesh Vutla }
1484cdd7fdaSMugunthan V N }
149cf04d032SLokesh Vutla
enable_i2c0_pin_mux(void)150cf04d032SLokesh Vutla void enable_i2c0_pin_mux(void)
151cf04d032SLokesh Vutla {
152cf04d032SLokesh Vutla configure_module_pin_mux(i2c0_pin_mux);
153cf04d032SLokesh Vutla }
154