xref: /openbmc/u-boot/board/tcl/sl50/mux.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
29d1b2987SEnric Balletbò i Serra /*
39d1b2987SEnric Balletbò i Serra  * mux.c
49d1b2987SEnric Balletbò i Serra  *
59d1b2987SEnric Balletbò i Serra  * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
69d1b2987SEnric Balletbò i Serra  */
79d1b2987SEnric Balletbò i Serra 
89d1b2987SEnric Balletbò i Serra #include <common.h>
99d1b2987SEnric Balletbò i Serra #include <asm/arch/sys_proto.h>
109d1b2987SEnric Balletbò i Serra #include <asm/arch/hardware.h>
119d1b2987SEnric Balletbò i Serra #include <asm/arch/mux.h>
129d1b2987SEnric Balletbò i Serra #include <asm/io.h>
139d1b2987SEnric Balletbò i Serra #include <i2c.h>
149d1b2987SEnric Balletbò i Serra #include "board.h"
159d1b2987SEnric Balletbò i Serra 
169d1b2987SEnric Balletbò i Serra static struct module_pin_mux uart0_pin_mux[] = {
179d1b2987SEnric Balletbò i Serra 	{OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* UART0_RXD */
189d1b2987SEnric Balletbò i Serra 	{OFFSET(uart0_txd), (MODE(0) | PULLUDEN)},		/* UART0_TXD */
199d1b2987SEnric Balletbò i Serra 	{-1},
209d1b2987SEnric Balletbò i Serra };
219d1b2987SEnric Balletbò i Serra 
229d1b2987SEnric Balletbò i Serra static struct module_pin_mux uart1_pin_mux[] = {
239d1b2987SEnric Balletbò i Serra 	{OFFSET(uart1_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* UART1_RXD */
249d1b2987SEnric Balletbò i Serra 	{OFFSET(uart1_txd), (MODE(0) | PULLUDEN)},		/* UART1_TXD */
259d1b2987SEnric Balletbò i Serra 	{-1},
269d1b2987SEnric Balletbò i Serra };
279d1b2987SEnric Balletbò i Serra 
289d1b2987SEnric Balletbò i Serra static struct module_pin_mux uart2_pin_mux[] = {
299d1b2987SEnric Balletbò i Serra 	{OFFSET(spi0_sclk), (MODE(1) | PULLUP_EN | RXACTIVE)},	/* UART2_RXD */
309d1b2987SEnric Balletbò i Serra 	{OFFSET(spi0_d0), (MODE(1) | PULLUDEN)},		/* UART2_TXD */
319d1b2987SEnric Balletbò i Serra 	{-1},
329d1b2987SEnric Balletbò i Serra };
339d1b2987SEnric Balletbò i Serra 
349d1b2987SEnric Balletbò i Serra static struct module_pin_mux uart3_pin_mux[] = {
359d1b2987SEnric Balletbò i Serra 	{OFFSET(spi0_cs1), (MODE(1) | PULLUP_EN | RXACTIVE)},	/* UART3_RXD */
369d1b2987SEnric Balletbò i Serra 	{OFFSET(ecap0_in_pwm0_out), (MODE(1) | PULLUDEN)},	/* UART3_TXD */
379d1b2987SEnric Balletbò i Serra 	{-1},
389d1b2987SEnric Balletbò i Serra };
399d1b2987SEnric Balletbò i Serra 
409d1b2987SEnric Balletbò i Serra static struct module_pin_mux uart4_pin_mux[] = {
419d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_wait0), (MODE(6) | PULLUP_EN | RXACTIVE)},	/* UART4_RXD */
429d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_wpn), (MODE(6) | PULLUDEN)},		/* UART4_TXD */
439d1b2987SEnric Balletbò i Serra 	{-1},
449d1b2987SEnric Balletbò i Serra };
459d1b2987SEnric Balletbò i Serra 
469d1b2987SEnric Balletbò i Serra static struct module_pin_mux uart5_pin_mux[] = {
479d1b2987SEnric Balletbò i Serra 	{OFFSET(lcd_data9), (MODE(4) | PULLUP_EN | RXACTIVE)},	/* UART5_RXD */
489d1b2987SEnric Balletbò i Serra 	{OFFSET(lcd_data8), (MODE(4) | PULLUDEN)},		/* UART5_TXD */
499d1b2987SEnric Balletbò i Serra 	{-1},
509d1b2987SEnric Balletbò i Serra };
519d1b2987SEnric Balletbò i Serra 
529d1b2987SEnric Balletbò i Serra static struct module_pin_mux mmc0_pin_mux[] = {
539d1b2987SEnric Balletbò i Serra 	{OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT3 */
549d1b2987SEnric Balletbò i Serra 	{OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT2 */
559d1b2987SEnric Balletbò i Serra 	{OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT1 */
569d1b2987SEnric Balletbò i Serra 	{OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT0 */
579d1b2987SEnric Balletbò i Serra 	{OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CLK */
589d1b2987SEnric Balletbò i Serra 	{OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CMD */
599d1b2987SEnric Balletbò i Serra 	{OFFSET(mcasp0_aclkr), (MODE(4) | RXACTIVE)},		/* MMC0_WP */
609d1b2987SEnric Balletbò i Serra 	{OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)},	/* MMC0_CD */
619d1b2987SEnric Balletbò i Serra 	{-1},
629d1b2987SEnric Balletbò i Serra };
639d1b2987SEnric Balletbò i Serra 
649d1b2987SEnric Balletbò i Serra static struct module_pin_mux mmc1_pin_mux[] = {
659d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_ad3), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT3 */
669d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_ad2), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT2 */
679d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_ad1), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT1 */
689d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_ad0), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT0 */
699d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_csn1), (MODE(2) | RXACTIVE | PULLUP_EN)},	/* MMC1_CLK */
709d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_csn2), (MODE(2) | RXACTIVE | PULLUP_EN)},	/* MMC1_CMD */
719d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_csn0), (MODE(7) | RXACTIVE | PULLUP_EN)},	/* MMC1_WP */
729d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_advn_ale), (MODE(7) | RXACTIVE | PULLUP_EN)},	/* MMC1_CD */
739d1b2987SEnric Balletbò i Serra 	{-1},
749d1b2987SEnric Balletbò i Serra };
759d1b2987SEnric Balletbò i Serra 
769d1b2987SEnric Balletbò i Serra static struct module_pin_mux i2c0_pin_mux[] = {
779d1b2987SEnric Balletbò i Serra 	{OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
789d1b2987SEnric Balletbò i Serra 			PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
799d1b2987SEnric Balletbò i Serra 	{OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
809d1b2987SEnric Balletbò i Serra 			PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
819d1b2987SEnric Balletbò i Serra 	{-1},
829d1b2987SEnric Balletbò i Serra };
839d1b2987SEnric Balletbò i Serra 
849d1b2987SEnric Balletbò i Serra static struct module_pin_mux i2c1_pin_mux[] = {
859d1b2987SEnric Balletbò i Serra 	{OFFSET(spi0_d1), (MODE(2) | RXACTIVE |
869d1b2987SEnric Balletbò i Serra 			PULLUDEN | SLEWCTRL)},	/* I2C_DATA */
879d1b2987SEnric Balletbò i Serra 	{OFFSET(spi0_cs0), (MODE(2) | RXACTIVE |
889d1b2987SEnric Balletbò i Serra 			PULLUDEN | SLEWCTRL)},	/* I2C_SCLK */
899d1b2987SEnric Balletbò i Serra 	{-1},
909d1b2987SEnric Balletbò i Serra };
919d1b2987SEnric Balletbò i Serra 
929d1b2987SEnric Balletbò i Serra static struct module_pin_mux mii1_pin_mux[] = {
939d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_rxerr), MODE(0) | RXACTIVE},	/* MII1_RXERR */
949d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_txen), MODE(0)},			/* MII1_TXEN */
959d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_rxdv), MODE(0) | RXACTIVE},	/* MII1_RXDV */
969d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_txd3), MODE(0)},			/* MII1_TXD3 */
979d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_txd2), MODE(0)},			/* MII1_TXD2 */
989d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_txd1), MODE(0)},			/* MII1_TXD1 */
999d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_txd0), MODE(0)},			/* MII1_TXD0 */
1009d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_txclk), MODE(0) | RXACTIVE},	/* MII1_TXCLK */
1019d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_rxclk), MODE(0) | RXACTIVE},	/* MII1_RXCLK */
1029d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_rxd3), MODE(0) | RXACTIVE},	/* MII1_RXD3 */
1039d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_rxd2), MODE(0) | RXACTIVE},	/* MII1_RXD2 */
1049d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_rxd1), MODE(0) | RXACTIVE},	/* MII1_RXD1 */
1059d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_rxd0), MODE(0) | RXACTIVE},	/* MII1_RXD0 */
1069d1b2987SEnric Balletbò i Serra 	{OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
1079d1b2987SEnric Balletbò i Serra 	{OFFSET(mdio_clk), MODE(0) | PULLUP_EN},	/* MDIO_CLK */
1089d1b2987SEnric Balletbò i Serra 	{-1},
1099d1b2987SEnric Balletbò i Serra };
1109d1b2987SEnric Balletbò i Serra 
1119d1b2987SEnric Balletbò i Serra 
enable_uart0_pin_mux(void)1129d1b2987SEnric Balletbò i Serra void enable_uart0_pin_mux(void)
1139d1b2987SEnric Balletbò i Serra {
1149d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(uart0_pin_mux);
1159d1b2987SEnric Balletbò i Serra }
1169d1b2987SEnric Balletbò i Serra 
enable_uart1_pin_mux(void)1179d1b2987SEnric Balletbò i Serra void enable_uart1_pin_mux(void)
1189d1b2987SEnric Balletbò i Serra {
1199d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(uart1_pin_mux);
1209d1b2987SEnric Balletbò i Serra }
1219d1b2987SEnric Balletbò i Serra 
enable_uart2_pin_mux(void)1229d1b2987SEnric Balletbò i Serra void enable_uart2_pin_mux(void)
1239d1b2987SEnric Balletbò i Serra {
1249d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(uart2_pin_mux);
1259d1b2987SEnric Balletbò i Serra }
1269d1b2987SEnric Balletbò i Serra 
enable_uart3_pin_mux(void)1279d1b2987SEnric Balletbò i Serra void enable_uart3_pin_mux(void)
1289d1b2987SEnric Balletbò i Serra {
1299d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(uart3_pin_mux);
1309d1b2987SEnric Balletbò i Serra }
1319d1b2987SEnric Balletbò i Serra 
enable_uart4_pin_mux(void)1329d1b2987SEnric Balletbò i Serra void enable_uart4_pin_mux(void)
1339d1b2987SEnric Balletbò i Serra {
1349d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(uart4_pin_mux);
1359d1b2987SEnric Balletbò i Serra }
1369d1b2987SEnric Balletbò i Serra 
enable_uart5_pin_mux(void)1379d1b2987SEnric Balletbò i Serra void enable_uart5_pin_mux(void)
1389d1b2987SEnric Balletbò i Serra {
1399d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(uart5_pin_mux);
1409d1b2987SEnric Balletbò i Serra }
1419d1b2987SEnric Balletbò i Serra 
enable_i2c0_pin_mux(void)1429d1b2987SEnric Balletbò i Serra void enable_i2c0_pin_mux(void)
1439d1b2987SEnric Balletbò i Serra {
1449d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(i2c0_pin_mux);
1459d1b2987SEnric Balletbò i Serra }
1469d1b2987SEnric Balletbò i Serra 
enable_board_pin_mux(void)1479d1b2987SEnric Balletbò i Serra void enable_board_pin_mux(void)
1489d1b2987SEnric Balletbò i Serra {
1499d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(i2c1_pin_mux);
1509d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(mii1_pin_mux);
1519d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(mmc0_pin_mux);
1529d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(mmc1_pin_mux);
1539d1b2987SEnric Balletbò i Serra }
154